Cantitate/Preț
Produs

Design of Fast,Low Power 16-bit Multiplier using Vedic Mathematics

Autor Amit Gupta
en Limba Engleză Paperback – 9 iul 2012
Low power, high speed binary multiplier is an essential component of digital computers. Many architectures of multiplier based on Booth multiplication and array multiplication algorithms have been implemented. The array multiplier using Wallace tree structure is reported to be fastest and requiring minimum hardware. The speed of a binary multiplier is dominantly determined by the speed of adders used in the multiplier. This work describes a new 20-transistor low power high speed hybrid CMOS full adder and a new carry skip adder suitable for use in multipliers. A new modular design method for design of n x n multipliers using Vedic algorithm for multiplication has been proposed. The proposed design method uses more number of gates than array multiplier using Wallace tree but offers the advantages of simple and systematic interconnection scheme and maximum design reuse.
Citește tot Restrânge

Preț: 38487 lei

Nou

Puncte Express: 577

Preț estimativ în valută:
7368 7659$ 6109£

Carte tipărită la comandă

Livrare economică 08-22 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783659171192
ISBN-10: 3659171190
Pagini: 156
Dimensiuni: 152 x 229 x 9 mm
Greutate: 0.24 kg
Editura: LAP LAMBERT ACADEMIC PUBLISHING AG & CO KG
Colecția LAP Lambert Academic Publishing

Notă biografică

Amit Gupta (MBA, IIM Ahmedabad; Ph.D., Robert H. Smith School of Business, University of Maryland College Park) is an Associate Professor in OBHRM at IIM Bangalore, India. He has published in International Journal of HRM, Journal of International Management and International Journal of Service Technology and Management.