Cantitate/Preț
Produs

Design & Performance Evaluation of Arithmetic Units in DSM

Autor Hiral Shah
en Limba Engleză Paperback – 13 aug 2012
The core of every microprocessor, digital signal processor and data processing application-specific integrated circuit (ASIC) is its data path. It is often the crucial circuit component die area, power dissipation, and especially operation speed is of concern. At the heart of data-path and addressing units in turn are arithmetic units, such as comparators, adders, and multipliers. It is also a very critical one if implemented in hardware because it involves an expensive carry-propagation step, the evaluation time of which is dependent on the operand word length. The efficient implementation is a key problem in VLSI design. As transistor process technology approaches the nanometer scale, process variation significantly affects the design and optimization of high performance microprocessors. Prior studies have shown that chip operating frequency and leakage power can have large variations due to fluctuations in transistor gate length and sub-threshold voltage. This work presents the study on characterizing and analyzing the delay performance of various arithmetic units in CMOS digital circuits.
Citește tot Restrânge

Preț: 32362 lei

Nou

Puncte Express: 485

Preț estimativ în valută:
6194 6442$ 5191£

Carte tipărită la comandă

Livrare economică 14-28 martie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783659216398
ISBN-10: 3659216399
Pagini: 88
Dimensiuni: 152 x 229 x 5 mm
Greutate: 0.14 kg
Editura: LAP LAMBERT ACADEMIC PUBLISHING AG & CO KG
Colecția LAP Lambert Academic Publishing

Notă biografică

Autor Hiral Shah is working as an Application Engineer at Synopsys, Inc. CA-USA. She had done her Master's degree from CCET-GTU, Ahmedabad, Gujarat, India in Electronics and Communication (Major-VLSI). Her area of interests are in VLSI circuit design, Digital electronics circuit design in DSM, EDA tools, Low power Analysis etc.