Design Rules in a Semiconductor Foundry
Editat de Eitan N. Shaulyen Limba Engleză Hardback – 30 noi 2022
Preț: 2708.30 lei
Preț vechi: 3302.81 lei
-18% Nou
Puncte Express: 4062
Preț estimativ în valută:
518.31€ • 538.39$ • 430.53£
518.31€ • 538.39$ • 430.53£
Carte tipărită la comandă
Livrare economică 03-17 februarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9789814968003
ISBN-10: 9814968005
Pagini: 830
Ilustrații: 99 Tables, black and white; 137 Line drawings, color; 213 Line drawings, black and white; 17 Halftones, color; 35 Halftones, black and white; 154 Illustrations, color; 248 Illustrations, black and whi
Dimensiuni: 152 x 229 x 44 mm
Greutate: 1.08 kg
Ediția:1
Editura: Jenny Stanford Publishing
Colecția Jenny Stanford Publishing
ISBN-10: 9814968005
Pagini: 830
Ilustrații: 99 Tables, black and white; 137 Line drawings, color; 213 Line drawings, black and white; 17 Halftones, color; 35 Halftones, black and white; 154 Illustrations, color; 248 Illustrations, black and whi
Dimensiuni: 152 x 229 x 44 mm
Greutate: 1.08 kg
Ediția:1
Editura: Jenny Stanford Publishing
Colecția Jenny Stanford Publishing
Notă biografică
Eitan N. Shauly is the director of integration at Tower Semiconductor Ltd., Israel, since 1998. He has been with the organization since 1989, initially as a diffusion and ion implantation engineer and a device/integration engineer and later focusing on process integration, modeling, and design rules as well as incorporating new technology in the company’s foundries. Dr Shauly also teaches courses related to VLSI technology in the Faculty of Materials Science and Engineering, Technion – Israel Institute of Technology, Haifa, Israel. He received his BSc (1989) in materials engineering from Ben-Gurion University, Beer-Sheva, Israel, and MSc (1995) and PhD (2001) in materials engineering from the Technion – Israel Institute of Technology.
Cuprins
1. Layout Design Rules: Definition, Setting and Scaling 2. Front-End-Of-Line Topological Design Rules 3. Back-End-Of-Line Topological Design Rules 4. Coverage Rules and Insertion Utilities 5. Design Rules, Guidelines and Modeling for Analog Modules 6. Stress-Related Design Rules and Modeling 7. Dedicated Design Rules for Memory Modules 8. Planar CMOS Process Flow for Digital, Mixed-Signal and RFCMOS Applications 9. Reliability Driven Design Rules
Descriere
This book presents a foundry-integrated perspective of the field and is a comprehensive and up-to-date manual designed to serve process, device, layout, and design engineers. Written for the professionals, the book belongs to the bookshelf of microelectronic discipline experts.