Cantitate/Preț
Produs

Implementation of Floating Point Multiplier on Reconfigurable Hardware

Autor Gumber Karan
en Limba Engleză Paperback – 22 ian 2013
Foating point operations are hard to implement on reconfigurable devices because of their complexity of their algorithms. On the other hand, many scientific problems require floating point arithmetic with high level of accuracy in their calculations. Therefore VHDL programming for IEEE single precision floating point multiplier module have been explored. Various parameters i.e. combinational delay (Latency), chip area (number of slices used), modeling formats, memory usage etc have been analyzed while implementing the floating point multiplier on reconfigurable hardware. Analyzing the various parameters will provide with the information that Vertex4 will consume less chip Area i.e. 663 with reduced latency i.e. 49.906 ns as compared with the other FPGAs i.e. Spartan 2, Spartan 2E, Spartan 3, Spartan 3E, Virtex, Virtex 2, Virtex 2P, and Virtex E. Floating point multiplication is a most widely used operation in DSP/Math processors, robots, air traffic controller, digital computers. Because of its vast areas of application, the main emphasis is on the implementing it effectively such that it uses less combinational delay with high Speed.
Citește tot Restrânge

Preț: 31914 lei

Nou

Puncte Express: 479

Preț estimativ în valută:
6110 6283$ 5069£

Carte tipărită la comandă

Livrare economică 18 februarie-04 martie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783659214523
ISBN-10: 3659214523
Pagini: 104
Dimensiuni: 152 x 229 x 6 mm
Greutate: 0.16 kg
Editura: LAP Lambert Academic Publishing AG & Co. KG
Colecția LAP Lambert Academic Publishing

Notă biografică

Er. Karan Gumber has completed my Master of Engineering from University Institute of Engineering and technology, Panjab University in Electronics and communication. Thesis work of M.E is pursuing under the guidance of Sharmelee Thangjam.