Cantitate/Preț
Produs

Mathematical Layout of a Graph Embedding

Autor Arockiaraj Micheal, Rajasingh Indra
en Limba Engleză Paperback – 12 mar 2013
An important feature of an interconnection network is its ability to efficiently simulate programs written for other architectures. Such a simulation problem can be mathematically formulated as graph embedding. Graph embedding is an important technique for studying the computational capabilities of processor interconnection networks and task distributions, which is a recent focus of research in the parallel processing area. The quality of an embedding can be measured by certain cost criteria, namely dilation and wire-length (layout). Dilation is the measure for the communication time needed when simulating one network on another. The layout of a graph embedding arises from the VLSI designs, biological models that deal with cloning and visual stimuli, parallel architecture and structural engineering. In this book we give the techniques to compute the layout of a graph embedding and apply this for certain well known interconnection networks such as circulant networks, hypercubes, folded hypercubes, grid networks and generalized Petersen graphs.
Citește tot Restrânge

Preț: 40507 lei

Preț vechi: 44030 lei
-8% Nou

Puncte Express: 608

Preț estimativ în valută:
7751 8186$ 6450£

Carte tipărită la comandă

Livrare economică 11-25 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783659366611
ISBN-10: 3659366617
Pagini: 164
Dimensiuni: 152 x 229 x 10 mm
Greutate: 0.25 kg
Editura: LAP Lambert Academic Publishing AG & Co. KG
Colecția LAP Lambert Academic Publishing

Notă biografică

Dr.Micheal Arockiaraj is an Assistant Professor of Mathematics in Loyola College, Chennai. His research interests include study of embedding parameters in interconnection networks and topological indices of chemical graphs. Dr.Indra Rajasingh who is currently a Professor of Mathematics in VIT University, Chennai, India, was his research supervisor.