Networks-on-Chip: From Implementations to Programming Paradigms
Autor Sheng Ma, Libo Huang, Mingche Lai, Wei Shi Zhiying Wangen Limba Engleză Paperback – 7 dec 2014
This textbook is intended for an advanced course on computer architecture, suitable for graduate students or senior undergrads who want to specialize in the area of computer architecture and Networks-on-Chip. It is also intended for practitioners in the industry in the area of microprocessor design, especially the many-core processor design with a network-on-chip. Graduates can learn many practical and theoretical lessons from this course, and also can be motivated to delve further into the ideas and designs proposed in this book. Industrial engineers can refer to this book to make practical tradeoffs as well. Graduates and engineers who focus on off-chip network design can also refer to this book to achieve deadlock-free routing algorithm designs.
- Provides thorough and insightful exploration of NoC design space. Description from low-level logic implementations to co-optimizations of high-level program paradigms and NoCs.
- The coherent and uniform format offers readers a clear, quick and efficient exploration of NoC design space
- Covers many novel and exciting research ideas, which encourage researchers to further delve into these topics.
- Presents both engineering and theoretical contributions. The detailed description of the router, buffer and topology implementations, comparisons and analysis are of high engineering value.
Preț: 258.31 lei
Preț vechi: 375.73 lei
-31% Nou
Puncte Express: 387
Preț estimativ în valută:
49.43€ • 51.30$ • 41.32£
49.43€ • 51.30$ • 41.32£
Carte tipărită la comandă
Livrare economică 10-24 martie
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9780128009796
ISBN-10: 0128009799
Pagini: 382
Dimensiuni: 191 x 235 x 23 mm
Greutate: 0.8 kg
Editura: ELSEVIER SCIENCE
ISBN-10: 0128009799
Pagini: 382
Dimensiuni: 191 x 235 x 23 mm
Greutate: 0.8 kg
Editura: ELSEVIER SCIENCE
Public țintă
Graduates in computer architectures, especially these whose research interesting focuses on Networks-on-Chip, and practicing engineer in computer architecture designsCuprins
1 Introduction
Part One: Logic Implementations
2 A Single-cycle Router with Wing Channel
3 Dynamic VC Routers with Congestion Awareness
4 A NoC Topology with Virtual Bus
Part Two: Routing and Flow Control
5 Routing Algorithms for Workload Consolidation
6 Flow Control for Fully Adaptive Routing
7 Deadlock-free Flow Control for Torus NoCs
8 Delay Analysis based on the M/G/1/N Queuing Model
Part Three: Programming Paradigms
9 Support Cache-coherent Collective Communication
10 Optimizations to Exploit Communication Locality
11 Customizations for MPI Primitives
12 Conclusions and Future Work
Part One: Logic Implementations
2 A Single-cycle Router with Wing Channel
3 Dynamic VC Routers with Congestion Awareness
4 A NoC Topology with Virtual Bus
Part Two: Routing and Flow Control
5 Routing Algorithms for Workload Consolidation
6 Flow Control for Fully Adaptive Routing
7 Deadlock-free Flow Control for Torus NoCs
8 Delay Analysis based on the M/G/1/N Queuing Model
Part Three: Programming Paradigms
9 Support Cache-coherent Collective Communication
10 Optimizations to Exploit Communication Locality
11 Customizations for MPI Primitives
12 Conclusions and Future Work