Veriloga (R) QuickStart
Autor James M Leeen Limba Engleză Hardback – 31 mai 1997
By understanding simulation, a designer can simulate a design to see if a design works before it is built. This gives the designer an opportunity to try different ideas. Documentation allows a designer to maintain and reuse a design more easily. Verilog's intrinsic hierarchical modularity enables the designer to easily reuse portions of the design as `intellectual property' or `macro-cells'.
Verilog® Quickstart presents some of the formal Verilog syntax and definitions and then shows practical uses. This book does not oversimplify the Verilog language nor does it emphasize theory.
Verilog® Quickstart has over 100 examples that are used to illustrate aspects of the language. In the later chapters the focus is on working with modeling style and explaining why and when one would use different elements of the language. Another feature of the book is the chapter on state machine modeling. There is also a chapter on test benches and testing strategy as well as a chapter on debugging.
Verilog® Quickstart is designed to teach the Verilog language, to show the designer how to model in Verilog and to explain the basics of using Verilog simulators.
Preț: 587.23 lei
Preț vechi: 690.87 lei
-15% Nou
Puncte Express: 881
Preț estimativ în valută:
112.40€ • 116.90$ • 94.19£
112.40€ • 116.90$ • 94.19£
Carte tipărită la comandă
Livrare economică 13-27 martie
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9780792399278
ISBN-10: 0792399277
Pagini: 332
Dimensiuni: 160 x 241 x 24 mm
Greutate: 0.66 kg
Editura: Springer
ISBN-10: 0792399277
Pagini: 332
Dimensiuni: 160 x 241 x 24 mm
Greutate: 0.66 kg
Editura: Springer
Cuprins
1. Introduction. 2. Introduction to the VERILOG Language. 3. Structural Modeling. 4. Behavioral Modeling. 5. Operators. 6. Working with Behavioral Modeling. 7. User-Defined Primitives. 8. Parameterized Modules. 9. State Machines. 10. Modeling Tips. 11. Modeling Style Trade-offs. 12. Test Benches and Test Management. 13. Common Errors. 14. Debugging a Design. Appendix A: Gate Level Details. Appendix B: Example Summary.