Cantitate/Preț
Produs

A Practical Guide for SystemVerilog Assertions

Autor Srikanth Vijayaraghavan, Meyyappan Ramanathan
en Limba Engleză Hardback – 21 iun 2005
SystemVerilog language consists of three very specific areas of constructs -- design, assertions and testbench.  Assertions add a whole new dimension to the ASIC verification process.  Assertions provide a better way to do verification proactively.  Traditionally, engineers are used to writing verilog test benches that help simulate their design.  Verilog is a procedural language and is very limited in capabilities to handle the complex Asic's built today.  SystemVerilog assertions (SVA) are a declarative and temporal language that provides excellent control over time and parallelism.  This provides the designers a very strong tool to solve their verification problems.  While the language is built solid, the thinking is very different from the user's perspective when compared to standard verilog language.  The concept is still very new and there is not enough expertise in the field to adopt this methodology and be successful.  While the language has been defined very well, there is no practical guide that shows how to use the language to solve real verification problems.  This book will be the practical guide that will help people to understand this new methodology.
"Today's SoC complexity coupled with time-to-market and first-silicon success pressures make assertion based verification a requirement and this book points the way to effective use of assertions."
Satish S. Iyengar, Director, ASIC Engineering, Crimson Microsystems, Inc.
"This book benefits both the beginner and the more advanced users of SystemVerilog Assertions (SVA).  First by introducing the concept of Assertion Based Verification (ABV) in a simple to understand way, then by discussing the myriad of ideas in a broader scope that SVA can accommodate.  The many real life examples, provided throughout the book, are especially useful."
Irwan Sie, Director, IC Design, ESS Technology, Inc.
"SystemVerilogAssertions is a new language that can find and isolate bugs early in the design cycle.  This book shows how to verify complex protocols and memories using SVA with seeral examples.  This book is a good reference guide for both design and verification engineers."
Derick Lin, Senior Director, Engineering, Airgo Networks, Inc.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 92846 lei  6-8 săpt.
  Springer Us – 4 dec 2014 92846 lei  6-8 săpt.
Hardback (1) 93665 lei  6-8 săpt.
  Springer Us – 21 iun 2005 93665 lei  6-8 săpt.

Preț: 93665 lei

Preț vechi: 114225 lei
-18% Nou

Puncte Express: 1405

Preț estimativ în valută:
17926 18620$ 14890£

Carte tipărită la comandă

Livrare economică 01-15 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780387260495
ISBN-10: 0387260498
Pagini: 334
Ilustrații: XXV, 334 p.
Dimensiuni: 155 x 235 x 25 mm
Greutate: 0.75 kg
Ediția:2005
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

Assertion Based Verification.- to SVA.- SVA Simulation Methodology.- SVA for Finite State Machines.- SVA for Data Intensive Designs.- SVA for Memories.- SVA for Protocol Interface.- Checking the Checker.

Caracteristici

There is only one book available in the market which was published in the first week of December 2004 which concentrates mainly on the language analysis and tool consumption of assertions, while this book concentrates on the basic language in the first two chapters and gets into pricatical examples of real ASIC designs. The book provides a library of pre-written checkers that any one can use out of the box. It also shows engineers how to verify different types of design blocks with assertions. In summary this book will be a practical guide for ABV methodology and not just a syntax primers. Includes supplementary material: sn.pub/extras