Cantitate/Preț
Produs

A Systolic Array Optimizing Compiler: The Springer International Series in Engineering and Computer Science, cartea 64

Autor Monica S. Lam
en Limba Engleză Paperback – 5 oct 2011
This book is a revision of my Ph. D. thesis dissertation submitted to Carnegie Mellon University in 1987. It documents the research and results of the compiler technology developed for the Warp machine. Warp is a systolic array built out of custom, high-performance processors, each of which can execute up to 10 million floating-point operations per second (10 MFLOPS). Under the direction of H. T. Kung, the Warp machine matured from an academic, experimental prototype to a commercial product of General Electric. The Warp machine demonstrated that the scalable architecture of high-peiformance, programmable systolic arrays represents a practical, cost-effective solu­ tion to the present and future computation-intensive applications. The success of Warp led to the follow-on iWarp project, a joint project with Intel, to develop a single-chip 20 MFLOPS processor. The availability of the highly integrated iWarp processor will have a significant impact on parallel computing. One of the major challenges in the development of Warp was to build an optimizing compiler for the machine. First, the processors in the xx A Systolic Array Optimizing Compiler array cooperate at a fine granularity of parallelism, interaction between processors must be considered in the generation of code for individual processors. Second, the individual processors themselves derive their performance from a VLIW (Very Long Instruction Word) instruction set and a high degree of internal pipelining and parallelism. The compiler contains optimizations pertaining to the array level of parallelism, as well as optimizations for the individual VLIW processors.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 61889 lei  6-8 săpt.
  Springer Us – 5 oct 2011 61889 lei  6-8 săpt.
Hardback (1) 62523 lei  6-8 săpt.
  Springer Us – 31 ian 1989 62523 lei  6-8 săpt.

Din seria The Springer International Series in Engineering and Computer Science

Preț: 61889 lei

Preț vechi: 72811 lei
-15% Nou

Puncte Express: 928

Preț estimativ în valută:
11844 12420$ 9876£

Carte tipărită la comandă

Livrare economică 07-21 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9781461289616
ISBN-10: 1461289610
Pagini: 228
Ilustrații: XXII, 202 p.
Dimensiuni: 155 x 235 x 15 mm
Greutate: 0.33 kg
Ediția:1989
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science

Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

1. Introduction.- 1.1. Research approach.- 1.2. Overview of results.- 1.3. This presentation.- 2. Architecture of Warp.- 2.1. The architecture.- 2.2. Application domain of Warp.- 2.3. Programming complexity.- 3. A Machine Abstraction.- 3.1. Previous systolic array synthesis techniques.- 3.2. Comparisons of machine abstractions.- 3.3. Proposed abstraction: asynchronous communication.- 3.4. Hardware and software support.- 3.5. Chapter summary.- 4. The W2 Language and Compiler.- 4.1. The W2 language.- 4.2. Compiler overview.- 4.3. Scheduling a basic block.- 5. Software Pipelining.- 5.1. Introduction to software pipelining.- 5.2. The scheduling problem.- 5.3. Scheduling algorithm.- 5.4. Modulo variable expansion.- 5.5. Code size requirement.- 5.6. Comparison with previous work.- 5.7. Chapter summary.- 6. Hierarchical Reduction.- 6.1. The iterative construct.- 6.2. The conditional construct.- 6.3. Global code motions.- 6.4. Comparison with previous work.- 7. Evaluation.- 7.1. The experiment.- 7.2. Performance analysis of global scheduling techniques.- 7.3. Performance of software pipelining.- 7.4. Livermore Loops.- 7.5. Summary and discussion.- 8. Conclusions.- 8.1. Machine abstraction for systolic arrays.- 8.2. Code scheduling techniques.- References.