Cantitate/Preț
Produs

Analog Integrated Circuit Design Automation: Placement, Routing and Parasitic Extraction Techniques

Autor Ricardo Martins, Nuno Lourenço, Nuno Horta
en Limba Engleză Paperback – 30 mai 2018
This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 63680 lei  6-8 săpt.
  Springer International Publishing – 30 mai 2018 63680 lei  6-8 săpt.
Hardback (1) 64300 lei  6-8 săpt.
  Springer International Publishing – 2 aug 2016 64300 lei  6-8 săpt.

Preț: 63680 lei

Preț vechi: 74919 lei
-15% Nou

Puncte Express: 955

Preț estimativ în valută:
12185 12723$ 10062£

Carte tipărită la comandă

Livrare economică 15-29 aprilie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783319816685
ISBN-10: 3319816683
Ilustrații: XVI, 207 p. 108 illus., 79 illus. in color.
Dimensiuni: 155 x 235 mm
Greutate: 0.32 kg
Ediția:Softcover reprint of the original 1st ed. 2017
Editura: Springer International Publishing
Colecția Springer
Locul publicării:Cham, Switzerland

Cuprins

1 Introduction.- 2 State-of-the-Art on Analog Layout Automation.- 3 AIDA-L: Architecture and Integration.- 4 Template-based Placer.- 5 Optimization-based Placer.- 6 Fully-Automatic Router.- 7 Empirical-based Parasitic Extractor.- 8 Experimental Results.- 9 Conclusions and Future Work.

Notă biografică

Ricardo Martins is a Ph.D candidate in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.
Nuno Lourenço is a Post-Doctoral Researcher in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.
Nuno Horta is Assistant Professor and Senior Researcher in the Integrated Circuits group, within the Instituto de Telecomunicações in Lisbon, Portugal.


Textul de pe ultima copertă

This book introduces readers to a variety of tools for analog layout design automation. After discussing the placement and routing problem in electronic design automation (EDA), the authors overview a variety of automatic layout generation tools, as well as the most recent advances in analog layout-aware circuit sizing. The discussion includes different methods for automatic placement (a template-based Placer and an optimization-based Placer), a fully-automatic Router and an empirical-based Parasitic Extractor. The concepts and algorithms of all the modules are thoroughly described, enabling readers to reproduce the methodologies, improve the quality of their designs, or use them as starting point for a new tool. All the methods described are applied to practical examples for a 130nm design process, as well as placement and routing benchmark sets.
  • Introduces readers to hierarchical combination of Pareto fronts of placements;
  • Presents electromigration-aware routing with multilayer multiport terminal structures;
  • Includes evolutionary multi-objective multi-constraint detailed Router;
  • Enables parasitic extraction performed over a semi-complete layout.

Caracteristici

Introduces readers to hierarchical combination of Pareto fronts of placements; Presents electromigration-aware routing with multilayer multiport terminal structures; Includes evolutionary multi-objective multi-constraint detailed Router; Enables parasitic extraction performed over a semi-complete layout.