Defect and Fault Tolerance in VLSI Systems: Volume 2
Editat de C.H. Stapper, V. K. Jain, Gabriele Saucieren Limba Engleză Paperback – 5 mai 2013
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 922.78 lei 6-8 săpt. | |
Springer Us – 5 mai 2013 | 922.78 lei 6-8 săpt. | |
Hardback (1) | 925.07 lei 6-8 săpt. | |
Springer Us – 31 oct 1990 | 925.07 lei 6-8 săpt. |
Preț: 922.78 lei
Preț vechi: 1125.34 lei
-18% Nou
Puncte Express: 1384
Preț estimativ în valută:
176.62€ • 184.08$ • 147.03£
176.62€ • 184.08$ • 147.03£
Carte tipărită la comandă
Livrare economică 04-18 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781475799590
ISBN-10: 1475799594
Pagini: 332
Ilustrații: XIII, 316 p.
Dimensiuni: 178 x 254 x 17 mm
Greutate: 0.58 kg
Ediția:Softcover reprint of the original 1st ed. 1990
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1475799594
Pagini: 332
Ilustrații: XIII, 316 p.
Dimensiuni: 178 x 254 x 17 mm
Greutate: 0.58 kg
Ediția:Softcover reprint of the original 1st ed. 1990
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
1 Models for VLSI Manufacturing Yield.- Fault-Free or Fault-Tolerant VLSI Manufacturing.- Yield Models — Comparative Study.- 2 Models for Defects and Yield.- A Unified Approach to Yield Analysis of Defect Tolerant Circuits.- Systematic Extraction of Critical Areas From IC Layouts.- The Effect on Yield of Clustering and Radial Variations in Defect Density.- 3 Implementation of Wafer Scale Integration.- Practical Experiences in the Design of a Wafer Scale 2-D Array.- Yield Evaluation of a Soft-Configurable WSI Switch Network.- ASP Modules: WSI Building-Blocks for Cost-Effective Parallel Computing.- 4 Fault Tolerance.- Fault-Tolerant k-out-of-n Logic Unit Network With Minimum Interconnection.- Extended Duplex Fault Tolerant System With Integrated Control Flow Checking.- Experience in Functional Test and Fault Coverage in a Silicon Compiler.- 5 Array Processors.- APES: An Evaluation Environment of Fault-Tolerance Capabilities of Array Processors.- Comparison of Reconfiguration Schemes for Defect Tolerant Mesh Arrays.- An Integer Linear Programming Approach to General Fault Covering Problems.- Probabilistic Analysis of Memory Repair and Reconfiguration Heuristics.- Arithmetic-Based Diagnostics in VLSI Array Processors.- 6 New Approaches and Issues.- Yield Improvement Through X-RAY Lithography.- Reliability Analysis of Application-Specific Architectures.- Fault Tolerance in Analog VLSI: Case Study of a Focal Plane Processor.- 7 Yield and Manufacturing Defects.- Yield Model With Critical Geometry Analysis for Yield Projection from Test Sites on a Wafer Basis With Confidence Limits.- SRAM/TEG Yield Methodology.- A Fault Detection and Tolerance Tradeoff Evaluation Methodology for VLSI Systems.- 8 Designs for Wafer Scale Integration.- A Hypercube Design on WSI.- An EfficientReconfiguration Scheme for WSI of Cube-Connected Cycles With Bounded Channel Width.- A Communication Scheme for Defect Tolerant Arrays.