Designing Reliable and Efficient Networks on Chips: Lecture Notes in Electrical Engineering, cartea 34
Autor Srinivasan Muralien Limba Engleză Paperback – 28 oct 2010
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 913.41 lei 6-8 săpt. | |
SPRINGER NETHERLANDS – 28 oct 2010 | 913.41 lei 6-8 săpt. | |
Hardback (1) | 919.38 lei 6-8 săpt. | |
SPRINGER NETHERLANDS – 21 apr 2009 | 919.38 lei 6-8 săpt. |
Din seria Lecture Notes in Electrical Engineering
- 18% Preț: 1805.56 lei
- 18% Preț: 869.58 lei
- 18% Preț: 1517.25 lei
- 20% Preț: 1431.02 lei
- 18% Preț: 5020.69 lei
- 20% Preț: 1691.40 lei
- 20% Preț: 1862.86 lei
- 18% Preț: 1527.96 lei
- 18% Preț: 1798.50 lei
- 18% Preț: 1533.34 lei
- 18% Preț: 1848.35 lei
- 18% Preț: 2052.23 lei
- 18% Preț: 866.81 lei
- 18% Preț: 1363.93 lei
- 18% Preț: 1101.05 lei
- 18% Preț: 1794.68 lei
- 18% Preț: 1344.77 lei
- 20% Preț: 1262.79 lei
- 20% Preț: 1141.04 lei
- 20% Preț: 1272.40 lei
- 18% Preț: 2473.01 lei
- 20% Preț: 1272.40 lei
- 18% Preț: 1628.37 lei
- 20% Preț: 1148.24 lei
- 18% Preț: 1352.44 lei
- 18% Preț: 1087.24 lei
- 18% Preț: 1629.92 lei
- 18% Preț: 1550.93 lei
- 18% Preț: 1357.82 lei
- 20% Preț: 1403.80 lei
- 18% Preț: 1209.14 lei
- 20% Preț: 1139.41 lei
- 18% Preț: 787.56 lei
- 20% Preț: 1140.22 lei
- 20% Preț: 1439.87 lei
- 20% Preț: 1860.45 lei
- 18% Preț: 1347.84 lei
- 18% Preț: 1384.64 lei
- 20% Preț: 1260.40 lei
- 18% Preț: 1367.01 lei
- 18% Preț: 1619.95 lei
- 18% Preț: 1360.11 lei
- 18% Preț: 1084.94 lei
- 18% Preț: 1527.96 lei
- 18% Preț: 1365.48 lei
- 18% Preț: 705.57 lei
- 18% Preț: 1365.48 lei
- 18% Preț: 1202.99 lei
- 18% Preț: 704.81 lei
Preț: 913.41 lei
Preț vechi: 1113.91 lei
-18% Nou
Puncte Express: 1370
Preț estimativ în valută:
174.80€ • 183.85$ • 145.61£
174.80€ • 183.85$ • 145.61£
Carte tipărită la comandă
Livrare economică 03-17 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9789048182008
ISBN-10: 904818200X
Pagini: 208
Ilustrații: X, 198 p.
Dimensiuni: 155 x 235 x 11 mm
Greutate: 0.3 kg
Ediția:Softcover reprint of hardcover 1st ed. 2009
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Lecture Notes in Electrical Engineering
Locul publicării:Dordrecht, Netherlands
ISBN-10: 904818200X
Pagini: 208
Ilustrații: X, 198 p.
Dimensiuni: 155 x 235 x 11 mm
Greutate: 0.3 kg
Ediția:Softcover reprint of hardcover 1st ed. 2009
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Lecture Notes in Electrical Engineering
Locul publicării:Dordrecht, Netherlands
Public țintă
ResearchCuprins
NoC Design Methods.- Designing Crossbar Based Systems.- Netchip Tool Flow for NoC Design.- Designing Standard Topologies.- Designing Custom Topologies.- Supporting Multiple Applications.- Supporting Dynamic Application Patterns.- NoC Reliability Mechanisms.- Timing-Error Tolerant NoC Design.- Analysis of NoC Error Recovery Schemes.- Fault-Tolerant Route Generation.- NoC Support for Reliable On-Chip Memories.- Conclusions and Future Directions.
Notă biografică
Dr. Srinivasan Murali is a co-founder and CTO of iNoCs and a research scientist at the Ecole Polytechnique Fédérale de Lausanne (EPFL), Switzerland. He received the MS and PhD degrees in Electrical Engineering from Stanford University in 2007. His research interests include interconnect design for Systems on Chips, with particular emphasis on developing CAD tools and design methods for Networks on Chips. His interests also include thermal modeling and reliability of multi-core systems. He has been actively involved in several conferences (such as DATE, CODES-ISSS, NoC symposium, VLSI-SoC) as a program committee member/session chair and is a reviewer for many leading conferences and journals. He is a recipient of the EDAA outstanding dissertation award for 2007 for his work on interconnect architecture design. He received a best paper award at the DATE 2005 conference and a best paper nomination at the ICCAD 2006 conference.
One of his papers has also been selected as one of "The Most Influential Papers of 10 Years DATE". He has over 30 publications in leading conferences and journals in this field.
One of his papers has also been selected as one of "The Most Influential Papers of 10 Years DATE". He has over 30 publications in leading conferences and journals in this field.
Textul de pe ultima copertă
Developing NoC based interconnect tailored to a particular application domain, satisfying the application performance constraints with minimum power-area overhead is a major challenge. With technology scaling, as the geometries of on-chip devices reach the physical limits of operation, another important design challenge for NoCs will be to provide dynamic (run-time) support against permanent and intermittent faults that can occur in the system. The purpose of Designing Reliable and Efficient Networks on Chips is to provide state-of-the-art methods to solve some of the most important and time-intensive problems encountered during NoC design.
Caracteristici
First book that presents in depth the state-of-the-art algorithms and optimization models for performing system-level design of NoCs Presents an integrated flow to design interconnect architectures that can lead to faster time-to-market and design closure Shows evolution of design methods from complex crossbar based buses to NoCs Presents static and run-time methods for achieving reliable operation of the NoC and the entire system Includes supplementary material: sn.pub/extras