Digital Phase Lock Loops: Architectures and Applications
Autor Saleh R. Al-Araji, Zahir M. Hussain, Mahmoud A. Al-Qutayrien Limba Engleză Paperback – 29 oct 2010
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 871.16 lei 6-8 săpt. | |
Springer Us – 29 oct 2010 | 871.16 lei 6-8 săpt. | |
Hardback (1) | 931.99 lei 6-8 săpt. | |
Springer Us – 19 oct 2006 | 931.99 lei 6-8 săpt. |
Preț: 871.16 lei
Preț vechi: 1062.40 lei
-18% Nou
Puncte Express: 1307
Preț estimativ în valută:
166.81€ • 172.07$ • 138.25£
166.81€ • 172.07$ • 138.25£
Carte tipărită la comandă
Livrare economică 20 februarie-06 martie
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781441941053
ISBN-10: 1441941053
Pagini: 212
Ilustrații: XVIII, 192 p.
Dimensiuni: 160 x 240 x 11 mm
Greutate: 0.3 kg
Ediția:Softcover reprint of hardcover 1st ed. 2007
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1441941053
Pagini: 212
Ilustrații: XVIII, 192 p.
Dimensiuni: 160 x 240 x 11 mm
Greutate: 0.3 kg
Ediția:Softcover reprint of hardcover 1st ed. 2007
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
General Review of Phase-Locked Loops.- Digital Phase Lock Loops.- The Time-Delay Digital Tanlock Loops (TDTLs).- Hilbert Transformer and Time-Delay.- The Time-delay Digital Tanlock Loop in Noise.- Architectures for Improved Performance.- FPGA Reconfigurable TDTL.- Selected Applications.
Notă biografică
Prof. Al-Araji received the B.Sc., M.Sc., and Ph.D. degrees from the University of Wales Swansea, (UK), all in electrical engineering in 1968, 1969, and 1972 respectively. Since September 2002, Professor Al-Araji was appointed Professor and Head of Communications Engineering Department at Etisalat University College (Emirates Telecommunication Cooperation), Sharjah, UAE. Prior to that and for six years he was working at the Transmission Network Systems, Scientific-Atlanta, Atlanta, Georgia, USA as Senior Staff Electrical Engineer. During the academic year 1995/1996, Prof. Al-Araji was visiting professor at the Ohio State University, Columbus, Ohio, USA. He was visiting professor at King’s College, University of London, England, during the summers of 1988 and 1989. Prof. Al-Araji was professor and Department Head at the University of Baghdad, Iraq, and the University of Yarmouk, Jordan.
Prof. Al-Araji was awarded the British IERE Clerk Maxwell Premium for a paper published in 1976 and the Scientific-Atlanta award for outstanding achievement in the year 2000. He was an Iraqi National member of URSI Commissions C and D, and the ITU (CCIR Group 8). His research interests include synchronization techniques, communication signal processing, and CATV systems and networks. He has published over 50 papers in international Journals and Conferences and holds 6 US Patents and one International Patent. He is a reviewer to a number of international conferences and journals, and is involved in the organization of a number of international conferences in various capacities. Prof. Al-Araji is a senior member of the IEEE. His e-mail address is: alarajis@euc.ac.ae.
Prof. Al-Araji was awarded the British IERE Clerk Maxwell Premium for a paper published in 1976 and the Scientific-Atlanta award for outstanding achievement in the year 2000. He was an Iraqi National member of URSI Commissions C and D, and the ITU (CCIR Group 8). His research interests include synchronization techniques, communication signal processing, and CATV systems and networks. He has published over 50 papers in international Journals and Conferences and holds 6 US Patents and one International Patent. He is a reviewer to a number of international conferences and journals, and is involved in the organization of a number of international conferences in various capacities. Prof. Al-Araji is a senior member of the IEEE. His e-mail address is: alarajis@euc.ac.ae.
Caracteristici
A wide coverage of digital phase lock loops including a new class called TDTL Theoretical and practical aspects of digital phase lock loops FPGA-based reconfigurable implementation of digital phase lock loop architectures Selected applications of digital phase lock loops Includes supplementary material: sn.pub/extras