Formal Semantics for VHDL: The Springer International Series in Engineering and Computer Science, cartea 307
Editat de Carlos Delgado Kloos, P. Breueren Limba Engleză Paperback – 27 sep 2012
If different tools and users are to generate and read the same language then it is necessary that the same semantics is assigned by them to all constructs and elements of the language. The current IEEE standard VHDL language reference manual (LRM) tries to define VHDL as well as possible in a descriptive way, explaining the semantics in English. But rigor and clarity are very hard to maintain in a semantics defined in this way, and that has already given rise to many misconceptions and contradictory interpretations.
Formal Semantics for VHDL is the first book that puts forward a cohesive set of semantics for the VHDL language. The chapters describe several semantics each based on a different underlying formalism: two of them use Petri nets as target language, and two of them higher order logic. Two use functional concepts, and finally another uses the concept of evolving algebras.
Formal Semantics for VHDL is essential reading for researchers in formal methods and can be used as a text for an advanced course on the subject.
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 620.78 lei 6-8 săpt. | |
Springer Us – 27 sep 2012 | 620.78 lei 6-8 săpt. | |
Hardback (1) | 626.81 lei 6-8 săpt. | |
Springer Us – 28 feb 1995 | 626.81 lei 6-8 săpt. |
Din seria The Springer International Series in Engineering and Computer Science
- Preț: 119.98 lei
- 24% Preț: 1041.94 lei
- 20% Preț: 422.80 lei
- Preț: 206.35 lei
- 20% Preț: 313.25 lei
- 20% Preț: 625.07 lei
- 23% Preț: 637.95 lei
- 18% Preț: 1190.42 lei
- 18% Preț: 937.34 lei
- 20% Preț: 627.60 lei
- 18% Preț: 921.55 lei
- 20% Preț: 628.10 lei
- 15% Preț: 619.21 lei
- 20% Preț: 625.38 lei
- 18% Preț: 921.99 lei
- 20% Preț: 626.01 lei
- 20% Preț: 966.36 lei
- 20% Preț: 627.46 lei
- 18% Preț: 919.68 lei
- 20% Preț: 966.99 lei
- 18% Preț: 929.52 lei
- 20% Preț: 626.50 lei
- 15% Preț: 630.93 lei
- 18% Preț: 922.94 lei
- 18% Preț: 1186.29 lei
- 18% Preț: 930.14 lei
- 15% Preț: 625.55 lei
- 18% Preț: 921.25 lei
- 18% Preț: 920.17 lei
- 20% Preț: 1247.75 lei
Preț: 620.78 lei
Preț vechi: 730.33 lei
-15% Nou
Puncte Express: 931
Preț estimativ în valută:
118.80€ • 124.94$ • 99.26£
118.80€ • 124.94$ • 99.26£
Carte tipărită la comandă
Livrare economică 09-23 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781461359418
ISBN-10: 1461359414
Pagini: 268
Ilustrații: XIV, 249 p.
Dimensiuni: 160 x 240 x 14 mm
Greutate: 0.38 kg
Ediția:Softcover reprint of the original 1st ed. 1995
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science
Locul publicării:New York, NY, United States
ISBN-10: 1461359414
Pagini: 268
Ilustrații: XIV, 249 p.
Dimensiuni: 160 x 240 x 14 mm
Greutate: 0.38 kg
Ediția:Softcover reprint of the original 1st ed. 1995
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
0 Giving Semantics to VHDL: An Introduction.- 1 VHDL.- 2 Semantics.- 3 A Running Example.- 4 Contents of this book.- 1 A Functional Semantics for Delta-Delay VHDL Based on Focus.- 1 Introduction.- 2 A Motivating Example.- 3 Assumptions.- 4 Formal Semantics for ?-VHDL.- 5 Conclusion.- Appendix A Syntax of ?-VHDL.- 2 A Functional Semantics for Unit-Delay VHDL.- 1 Introduction.- 2 The VHDL Subset.- 3 Functional Semantics.- 4 Summary and Future Work.- Appendix A Auxiliary Function Definitions.- 3 An Operational Semantics for a Subset of VHDL.- 1 Introduction.- 2 Related Research.- 3 Syntax.- 4 Operational Semantics.- 5 Information Organization.- 6 Rules of the Semantics.- 7 Equivalence.- 8 A NAND Gate.- 9 Conclusions.- 4 A Formal Definition of an Abstract VHDL’93 Simulator by EA-Machines.- 1 Introduction.- 2 Related Work.- 3 EA-Machines.- 4 The Formal Model.- 5 Example.- 6 Conclusion & Future Directions.- Appendix A Elaborated Example.- 5 A Formal Model of VHDL Using Coloured Petri Nets.- 1 Introduction.- 2 VHDL Event-Driven Simulation.- 3 The VHDL Execution Model.- 4 Variables, Types and Expressions.- 5 Statements, Subprograms and Processes.- 6 Implementation of a CPN Model Generator.- 7 Conclusions.- 6 A Deterministic Finite-State Model for VHDL.- 1 Introduction.- 2 Generation of the Finite-State Model.- 3 Conclusion.- Appendix A Elaborated Running Example.- Appendix B Utility Functions.- 7 A Flow Graph Semantics of VHDL: A Basis for Hardware Verification with VHDL.- 1 Introduction.- 2 Flow Graph Model.- 3 Semantics of VHDL.- 4 The Example.- 5 Verification.- 6 Conclusion and Future Work.- References.