Cantitate/Preț
Produs

Integrated System-Level Modeling of Network-on-Chip enabled Multi-Processor Platforms

Autor Tim Kogel, Rainer Leupers, Heinrich Meyr
en Limba Engleză Paperback – 19 noi 2010
We are presently observing a paradigm change in designing complex SoC as it occurs roughly every twelve years due to the exponentially increasing number of transistors on a chip. This design discontinuity, as all previous ones, is characterized by a move to a higher level of abstraction. This is required to cope with the rapidly increasing design costs. While the present paradigm change shares the move to a higher level of abstraction with all previous ones, there exists also a key difference. For the ?rst time shrinking geometries do not leadtoacorrespondingincreaseofperformance. InarecenttalkLisaSuofIBM pointed out that in 65nm technology only about 25% of performance increase can be attributed to scaling geometries while the lion share is due to innovative processor architecture [1]. We believe that this fact will revolutionize the entire semiconductor industry. What is the reason for the end of the traditional view of Moore’s law? It is instructive to look at the major drivers of the semiconductor industry: wireless communications and multimedia. Both areas are characterized by a rapidly increasingdemandofcomputationalpowerinordertoprocessthesophisticated algorithmsnecessarytooptimallyutilizethepreciousresourcebandwidth. The computational power cannot be provided by traditional processor architectures and shared bus type of interconnects. The simple reason for this fact is energy ef?ciency: there exist orders of magnitude between the energy ef?ciency of an algorithm implemented as a ?xed functionality computational element and of a software implementation on a processor.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 91371 lei  6-8 săpt.
  SPRINGER NETHERLANDS – 19 noi 2010 91371 lei  6-8 săpt.
Hardback (1) 91956 lei  6-8 săpt.
  SPRINGER NETHERLANDS – 5 iul 2006 91956 lei  6-8 săpt.

Preț: 91371 lei

Preț vechi: 111428 lei
-18% Nou

Puncte Express: 1371

Preț estimativ în valută:
17488 18227$ 14558£

Carte tipărită la comandă

Livrare economică 04-18 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9789048172023
ISBN-10: 9048172020
Pagini: 216
Ilustrații: XIV, 186 p.
Dimensiuni: 160 x 240 x 11 mm
Greutate: 0.31 kg
Ediția:Softcover reprint of hardcover 1st ed. 2006
Editura: SPRINGER NETHERLANDS
Colecția Springer
Locul publicării:Dordrecht, Netherlands

Public țintă

Research

Cuprins

Foreword. Preface.- 1. Introduction.- 2. Embedded SOC Applications.- 3. Classification of Platform Elements.- 4. System Level Design Principles.- 5. Related Work.- 6. Methodology Overview.- 7. Unified Timing Model.- 8. MP-SOC Simulation Framework.- 9. Case Study.- 10. Summary.- Appendices. A: The OSCI TLM Standard. B: The OCPIP TL3 Channel. C: The Architects View Framework.- List of Figures. List of Tables. References.- Index.

Recenzii

From the reviews:
"The book covers most of the major areas of system-level design and modeling, and much of the work described has been incorporated into a commercial ESL tool … . This book’s scope and range of pragmatic ideas make it valuable for a wide audience. … When combined with the extensive list of references (260!), this is a very valuable resource for anyone interested in the area … . It should resonate with students, researchers, and practical designers … ." (Grant Martin, IEEE Design and Test of Computers, May-June, 2007)

Caracteristici

General introduction to SoC platform design and ESL design methodologies Comprehensive overview of the state-of-the-art research on ESL design Latest update on SystemC Transaction Level Modeling and standardization Transaction-level timing formalism for architectural modeling of complex SoC platforms Practical application in the context of ESL simulation and analysis tools and SoC architecture design