Cantitate/Preț
Produs

Low-Noise Low-Power Design for Phase-Locked Loops: Multi-Phase High-Performance Oscillators

Autor Feng Zhao, Fa Foster Dai
en Limba Engleză Hardback – 9 dec 2014
This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation.  The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage.  Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters.  
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 63140 lei  6-8 săpt.
  Springer International Publishing – 23 aug 2016 63140 lei  6-8 săpt.
Hardback (1) 63746 lei  6-8 săpt.
  Springer International Publishing – 9 dec 2014 63746 lei  6-8 săpt.

Preț: 63746 lei

Preț vechi: 74995 lei
-15% Nou

Puncte Express: 956

Preț estimativ în valută:
12199 12586$ 10325£

Carte tipărită la comandă

Livrare economică 05-19 martie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783319121994
ISBN-10: 3319121995
Pagini: 96
Ilustrații: XIII, 96 p. 73 illus., 24 illus. in color.
Dimensiuni: 155 x 235 x 15 mm
Greutate: 0.34 kg
Ediția:2015
Editura: Springer International Publishing
Colecția Springer
Locul publicării:Cham, Switzerland

Public țintă

Research

Cuprins

Introduction.- Analysis of Quantization Noise Reduction Techniques for Fractional-N PLL.- A Wide-Band 0.13µm SiGe BiCMOS PLL for X-Band Radar.- Design and Analysis of QVCO with Different Coupling Techniques.- Design and Analysis of a 0.6V QVCO with Capacitive-Coupling Technique.- Conclusions.

Textul de pe ultima copertă

This book introduces low-noise and low-power design techniques for phase-locked loops and their building blocks. It summarizes the noise reduction techniques for fractional-N PLL design and introduces a novel capacitive-quadrature coupling technique for multi-phase signal generation.  The capacitive-coupling technique has been validated through silicon implementation and can provide low phase-noise and accurate I-Q phase matching, with low power consumption from a super low supply voltage.  Readers will be enabled to pick one of the most suitable QVCO circuit structures for their own designs, without additional effort to look for the optimal circuit structure and device parameters. 

Caracteristici

Provides detailed introduction to noise reduction techniques for fractional-N phase-locked loop systems Analyzes the nonlinear effect and its impact on fractional-N phase-locked loop systems Describes a wide-band integer-N PLL and bandgap reference design for X-band radar application Explains details of capacitive-coupling techniques for robust quadrature voltage-controlled oscillator (VCO) designs and multi-phase clock generation Presents basic simulation techniques for quadrature VCO to guarantee robust design Includes supplementary material: sn.pub/extras