Low-Power Variation-Tolerant Design in Nanometer Silicon
Editat de Swarup Bhunia, Saibal Mukhopadhyayen Limba Engleză Hardback – 24 noi 2010
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 766.11 lei 6-8 săpt. | |
Springer Us – 10 oct 2014 | 766.11 lei 6-8 săpt. | |
Hardback (1) | 635.87 lei 6-8 săpt. | |
Springer Us – 24 noi 2010 | 635.87 lei 6-8 săpt. |
Preț: 635.87 lei
Preț vechi: 748.08 lei
-15% Nou
Puncte Express: 954
Preț estimativ în valută:
121.68€ • 127.98$ • 101.67£
121.68€ • 127.98$ • 101.67£
Carte tipărită la comandă
Livrare economică 08-22 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781441974174
ISBN-10: 1441974172
Pagini: 250
Ilustrații: XV, 440 p.
Dimensiuni: 155 x 235 x 35 mm
Greutate: 0.81 kg
Ediția:2011
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1441974172
Pagini: 250
Ilustrații: XV, 440 p.
Dimensiuni: 155 x 235 x 35 mm
Greutate: 0.81 kg
Ediția:2011
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
Introduction and Motivation.- Background on Power Dissipation.- Background on Parameter Variations.- Low power Logic Design under Variations.- Low Power Memory Design under Variations.- System and Architecture Level Design.- Emerging Challenges and Solution Approach.- Conclusion and Discussion.
Textul de pe ultima copertă
Low-Power Variation-Tolerant Design in Nanometer Silicon Edited by: Swarup BhuniaSaibal Mukhopadhyay Design considerations for low-power operations and robustness with respect to variations typically impose contradictory requirements. Low-power design techniques such as voltage scaling, dual-threshold assignment and gate sizing can have large negative impact on parametric yield under process variations. This book focuses on circuit/architectural design techniques for achieving low power operation under parameter variations. Coverage includes logic and memory design, modeling and analysis, as well as design methodology to achieve simultaneously low power and variation tolerance, while minimizing design overhead. •Introduces readers to some of the most important challenges in low-power and variation-tolerant IC design in nanoscale technologies; •Presents a holistic view of Low-Power Variation-Tolerant Design, at different levels of design abstraction, starting from device to circuit, architecture and system;•Offers comprehensive coverage of modeling, analysis and design methodology for low power and variation-tolerant logic circuits, memory and systems, micro-architecture, DSP, mixed-signal and FPGAs, including current industrial practices, technology scaling trends, and emerging challenges;•Describes in detail modeling and analysis of different variation effects (die-to-die and within-die, process and temporal) on low-power designs;Includes coverage of ultra low-power and robust sub-threshold design.
Caracteristici
Presents important challenges in nanometer scale integrated circuit design Presents a holistic view of Low-Power Variation-Tolerant Design Covers modeling, analysis and design methodology for low power and variation-tolerant logic circuits, memory and systems