Cantitate/Preț
Produs

Static Timing Analysis for Nanometer Designs: A Practical Approach

Autor J. Bhasker, Rakesh Chadha
en Limba Engleză Hardback – 17 apr 2009
iming, timing, timing! That is the main concern of a digital designer charged with designing a semiconductor chip. What is it, how is it T described, and how does one verify it? The design team of a large digital design may spend months architecting and iterating the design to achieve the required timing target. Besides functional verification, the t- ing closure is the major milestone which dictates when a chip can be - leased to the semiconductor foundry for fabrication. This book addresses the timing verification using static timing analysis for nanometer designs. The book has originated from many years of our working in the area of timing verification for complex nanometer designs. We have come across many design engineers trying to learn the background and various aspects of static timing analysis. Unfortunately, there is no book currently ava- able that can be used by a working engineer to get acquainted with the - tails of static timing analysis. The chip designers lack a central reference for information on timing, that covers the basics to the advanced timing veri- cation procedures and techniques.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 109918 lei  6-8 săpt.
  Springer Us – 8 sep 2011 109918 lei  6-8 săpt.
Hardback (1) 153120 lei  6-8 săpt.
  Springer Us – 17 apr 2009 153120 lei  6-8 săpt.

Preț: 153120 lei

Preț vechi: 186732 lei
-18% Nou

Puncte Express: 2297

Preț estimativ în valută:
29300 30825$ 24322£

Carte tipărită la comandă

Livrare economică 15-29 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780387938196
ISBN-10: 0387938192
Pagini: 572
Ilustrații: XX, 572 p. 225 illus.
Dimensiuni: 155 x 235 x 41 mm
Greutate: 0.98 kg
Ediția:2009
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Professional/practitioner

Cuprins

STA Concepts.- Standard Cell Library.- Interconnect Parasitics.- Delay Calculation.- Crosstalk and Noise.- Configuring the STA Environment.- Timing Verification.- Interface Analysis.- Robust Verification.

Textul de pe ultima copertă

Static Timing Analysis for Nanometer Designs: A Practical Approach is a reference for both beginners as well as professionals working in the area of static timing analysis for semiconductors. This book provides a blend of underlying theoretical background and in-depth coverage of timing verification using static timing analysis. The relevant topics such as cell and interconnect modeling, timing calculation, and crosstalk, which can impact the timing of a nanometer design are covered in detail. Timing checks at various process, environment, and interconnect corners, including on-chip variations, are explained in detail. Verification of hierarchal building blocks, full chip, including timing verification of special IO interfaces are covered in detail. Appendices provide complete coverage of SDC, SDF, and SPEF formats.
This book is written for professionals working in the area of chip design, timing verification of ASICs and also for graduate students specializing in logic and chip design. Professionals who are beginning to use static timing analysis or are already well-versed in static timing analysis will find this book useful.
Static Timing Analysis for Nanometer Designs serves as a reference for a graduate course in chip design and as a text for a course in timing verification for working engineers.

Caracteristici

Provides a reference for engineers in the field of static timing analysis for semiconductors Discusses the underlying theoretical background as well as in-depth coverage of timing verification using static timing analysis Covers topics such as CMOS logic gates, cell library, timing arcs, waveform slew, and cell capacitance, among others