Static Timing Analysis for Nanometer Designs: A Practical Approach
Autor J. Bhasker, Rakesh Chadhaen Limba Engleză Hardback – 17 apr 2009
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 1099.18 lei 6-8 săpt. | |
Springer Us – 8 sep 2011 | 1099.18 lei 6-8 săpt. | |
Hardback (1) | 1531.20 lei 6-8 săpt. | |
Springer Us – 17 apr 2009 | 1531.20 lei 6-8 săpt. |
Preț: 1531.20 lei
Preț vechi: 1867.32 lei
-18% Nou
Puncte Express: 2297
Preț estimativ în valută:
293.00€ • 308.25$ • 243.22£
293.00€ • 308.25$ • 243.22£
Carte tipărită la comandă
Livrare economică 15-29 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9780387938196
ISBN-10: 0387938192
Pagini: 572
Ilustrații: XX, 572 p. 225 illus.
Dimensiuni: 155 x 235 x 41 mm
Greutate: 0.98 kg
Ediția:2009
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 0387938192
Pagini: 572
Ilustrații: XX, 572 p. 225 illus.
Dimensiuni: 155 x 235 x 41 mm
Greutate: 0.98 kg
Ediția:2009
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
Professional/practitionerCuprins
STA Concepts.- Standard Cell Library.- Interconnect Parasitics.- Delay Calculation.- Crosstalk and Noise.- Configuring the STA Environment.- Timing Verification.- Interface Analysis.- Robust Verification.
Textul de pe ultima copertă
Static Timing Analysis for Nanometer Designs: A Practical Approach is a reference for both beginners as well as professionals working in the area of static timing analysis for semiconductors. This book provides a blend of underlying theoretical background and in-depth coverage of timing verification using static timing analysis. The relevant topics such as cell and interconnect modeling, timing calculation, and crosstalk, which can impact the timing of a nanometer design are covered in detail. Timing checks at various process, environment, and interconnect corners, including on-chip variations, are explained in detail. Verification of hierarchal building blocks, full chip, including timing verification of special IO interfaces are covered in detail. Appendices provide complete coverage of SDC, SDF, and SPEF formats.
This book is written for professionals working in the area of chip design, timing verification of ASICs and also for graduate students specializing in logic and chip design. Professionals who are beginning to use static timing analysis or are already well-versed in static timing analysis will find this book useful.
Static Timing Analysis for Nanometer Designs serves as a reference for a graduate course in chip design and as a text for a course in timing verification for working engineers.
This book is written for professionals working in the area of chip design, timing verification of ASICs and also for graduate students specializing in logic and chip design. Professionals who are beginning to use static timing analysis or are already well-versed in static timing analysis will find this book useful.
Static Timing Analysis for Nanometer Designs serves as a reference for a graduate course in chip design and as a text for a course in timing verification for working engineers.
Caracteristici
Provides a reference for engineers in the field of static timing analysis for semiconductors Discusses the underlying theoretical background as well as in-depth coverage of timing verification using static timing analysis Covers topics such as CMOS logic gates, cell library, timing arcs, waveform slew, and cell capacitance, among others