Cantitate/Preț
Produs

System-on-a-Chip Verification: Methodology and Techniques

Autor Prakash Rashinkar, Peter Paterson, Leena Singh
en Limba Engleză Hardback – 31 dec 2000
System-On-a-Chip Verification: Methodology and Techniques is the first book to cover verification strategies and methodologies for SOC verification from system level verification to the design sign- off. The topics covered include Introduction to the SOC design and verification aspects, System level verification in brief, Block level verification, Analog/mixed signal simulation, Simulation, HW/SW Co-verification, Static netlist verification, Physical verification, and Design sign-off in brief. All the verification aspects are illustrated with a single reference design for Bluetooth application.
System-On-a-Chip Verification: Methodology and Techniques takes a systematic approach that covers the following aspects of verification strategy in each chapter:
  1. Explanation of the objective involved in performing verification after a given design step;
  2. Features of options available;
  3. When to use a particular option;
  4. How to select an option; and
  5. Limitations of the option.
This exciting new book will be of interest to all designers and test professionals.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 98336 lei  43-57 zile
  Springer Us – 23 apr 2013 98336 lei  43-57 zile
Hardback (1) 93743 lei  43-57 zile
  Springer Us – 31 dec 2000 93743 lei  43-57 zile

Preț: 93743 lei

Preț vechi: 114321 lei
-18% Nou

Puncte Express: 1406

Preț estimativ în valută:
17940 18636$ 14902£

Carte tipărită la comandă

Livrare economică 03-17 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780792372790
ISBN-10: 0792372794
Pagini: 372
Ilustrații: XX, 372 p. 22 illus.
Dimensiuni: 155 x 235 x 27 mm
Greutate: 0.77 kg
Ediția:2002
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

System-level Verification.- Block-level Verification.- Analog/Mixed Signal Simulation.- Simulation.- Hardware/Software Co-verification.- Static Netlist Verification.- Physical Verification and Design Sign-off.