SystemVerilog for Verification: A Guide to Learning the Testbench Language Features
Autor Chris Spear, Greg Tumbushen Limba Engleză Paperback – 13 apr 2014
In the third edition, authors Chris Spear and Greg Tumbush start with how to verify a design, and then use that context to demonstrate the language features, including the advantages and disadvantages of different styles, allowing readers to choose between alternatives. This textbook contains end-of-chapter exercises designed to enhance students’ understanding of the material. Other features of this revision include:
- New sections on static variables, print specifiers, and DPI from the 2009 IEEE language standard
- Descriptions of UVM features such as factories, the test registry, and the configuration database
- Expanded code samples and explanations
- Numerous samples that have been tested on the major SystemVerilog simulators
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 490.01 lei 6-8 săpt. | |
Springer Us – 13 apr 2014 | 490.01 lei 6-8 săpt. | |
Hardback (1) | 632.80 lei 3-5 săpt. | +35.30 lei 10-14 zile |
Springer Us – 14 feb 2012 | 632.80 lei 3-5 săpt. | +35.30 lei 10-14 zile |
Preț: 490.01 lei
Nou
Puncte Express: 735
Preț estimativ în valută:
93.78€ • 97.41$ • 77.90£
93.78€ • 97.41$ • 77.90£
Carte tipărită la comandă
Livrare economică 01-15 februarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781489995001
ISBN-10: 1489995005
Pagini: 508
Ilustrații: XLIV, 464 p.
Dimensiuni: 155 x 235 x 27 mm
Greutate: 0.71 kg
Ediția:3rd ed. 2012
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1489995005
Pagini: 508
Ilustrații: XLIV, 464 p.
Dimensiuni: 155 x 235 x 27 mm
Greutate: 0.71 kg
Ediția:3rd ed. 2012
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
GraduateCuprins
Verification Guidelines.- Data Types.- Procedural Statements and Routines.- Connecting the Testbench and Design.- Basic OOP.- Randomization.- Threads and Interprocess Communication.- Advanced OOP and Testbench Guidelines.- Functional Coverage.- Advanced Interfaces.- A Complete SystemVerilog Testbench.- Interfacing with C/C++.
Notă biografică
Chris Spear has been working in the ASIC design and verification field for 30 years. He started his career with Digital Equipment Corporation (DEC) as a / CAD Engineer on DECsim, connecting the first Zycad box ever sold, and then a hardware Verification engineer for the VAX 8600, and a hardware behavioral simulation accelerator. He then moved on to Cadence where he was an Application Engineer for Verilog-XL, followed by a stint at Viewlogic. Chris is currently employed at Synopsys Inc. as a Verification Consultant, a title he created a dozen years ago. He has authored the first and second editions of SystemVerilog for Verification: A Guide to Learning the Testbench Language Features. Chris earned a BSEE from Cornell University in 1981. In his spare time, Chris enjoys road biking in the mountains and traveling with his wife.
Greg Tumbush has been designing and verifying ASICs and FPGAs for 13 years. After working as a researcher in the Air Force Research Labs (AFRL) he moved to beautiful Colorado to work with Astek Corp as a Lead ASIC Design Engineer. He then began a 6 year career with Starkey Labs, AMI Semiconductor, and ON Semiconductor where he was an early adopter of SystemC and SystemVerilog. In 2008, Greg left ON Semiconductor to form Tumbush Enterprises, LLC where he has been consulting clients in the areas of design, verification, and backend to ensure first pass success. He is also a part time Instructor at the University of Colorado, Colorado Springs where he teaches senior and graduate level digital design and verification courses. He has numerous publications which can be viewed at www.tumbush.com. Greg earned a Ph.D. from the University of Cincinnati in 1998.
Greg Tumbush has been designing and verifying ASICs and FPGAs for 13 years. After working as a researcher in the Air Force Research Labs (AFRL) he moved to beautiful Colorado to work with Astek Corp as a Lead ASIC Design Engineer. He then began a 6 year career with Starkey Labs, AMI Semiconductor, and ON Semiconductor where he was an early adopter of SystemC and SystemVerilog. In 2008, Greg left ON Semiconductor to form Tumbush Enterprises, LLC where he has been consulting clients in the areas of design, verification, and backend to ensure first pass success. He is also a part time Instructor at the University of Colorado, Colorado Springs where he teaches senior and graduate level digital design and verification courses. He has numerous publications which can be viewed at www.tumbush.com. Greg earned a Ph.D. from the University of Cincinnati in 1998.
Textul de pe ultima copertă
Based on the highly successful second edition, this extended edition of SystemVerilog for Verification: A Guide to Learning the Testbench Language Features teaches all verification features of the SystemVerilog language, providing hundreds of examples to clearly explain the concepts and basic fundamentals. It contains materials for both the full-time verification engineer and the student learning this valuable skill.
In the third edition, authors Chris Spear and Greg Tumbush start with how to verify a design, and then use that context to demonstrate the language features, including the advantages and disadvantages of different styles, allowing readers to choose between alternatives. This textbook contains end-of-chapter exercises designed to enhance students’ understanding of the material. Other features of this revision include:
In the third edition, authors Chris Spear and Greg Tumbush start with how to verify a design, and then use that context to demonstrate the language features, including the advantages and disadvantages of different styles, allowing readers to choose between alternatives. This textbook contains end-of-chapter exercises designed to enhance students’ understanding of the material. Other features of this revision include:
- New sections on static variables, print specifiers, and DPI from the 2009 IEEE language standard
- Descriptions of UVM features such as factories, the test registry, and the configuration database
- Expanded code samples and explanations
- Numerous samples that have been tested on the major SystemVerilog simulators
Caracteristici
Completely updated technical material incorporating more fundamentals, latest changes to IEEE specifications since the second edition, and adding end of chapter problems Contains dozens of methodology recommendations plus warnings of common mistakes made by new users of the language Includes supplementary material designed to assist instructors with both teaching and assessing their students as well as solutions to all problems Includes supplementary material: sn.pub/extras Request lecturer material: sn.pub/lecturer-material