The Art of Timing Closure: Advanced ASIC Design Implementation
Autor Khosrow Golshanen Limba Engleză Paperback – 5 aug 2021
The scripts in this book are based on Cadence® Encounter System™. However, if the reader uses a different EDA tool, that tool’s commands are similar to those shown in this book.
The topics covered are as follows:
- Data Structures
- Multi-Mode Multi-Corner Analysis
- Design Constraints
- Floorplan and Timing
- Placement and Timing
- Clock Tree Synthesis
- Final Route and Timing
- Design Signoff
This book is intended for anyone who is involved in ASIC design implementation -- starting from physical design to final design signoff. Target audiences for this book are practicing ASIC design implementation engineers and students undertaking advanced courses in ASIC design.
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 515.25 lei 6-8 săpt. | |
Springer International Publishing – 5 aug 2021 | 515.25 lei 6-8 săpt. | |
Hardback (1) | 687.81 lei 6-8 săpt. | |
Springer International Publishing – 4 aug 2020 | 687.81 lei 6-8 săpt. |
Preț: 515.25 lei
Preț vechi: 606.18 lei
-15% Nou
Puncte Express: 773
Preț estimativ în valută:
98.64€ • 101.44$ • 81.83£
98.64€ • 101.44$ • 81.83£
Carte tipărită la comandă
Livrare economică 19 februarie-05 martie
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9783030496388
ISBN-10: 3030496384
Pagini: 204
Ilustrații: XIX, 204 p. 46 illus.
Dimensiuni: 155 x 235 x 15 mm
Greutate: 0.32 kg
Ediția:1st ed. 2020
Editura: Springer International Publishing
Colecția Springer
Locul publicării:Cham, Switzerland
ISBN-10: 3030496384
Pagini: 204
Ilustrații: XIX, 204 p. 46 illus.
Dimensiuni: 155 x 235 x 15 mm
Greutate: 0.32 kg
Ediția:1st ed. 2020
Editura: Springer International Publishing
Colecția Springer
Locul publicării:Cham, Switzerland
Cuprins
Chapter 1. Introduction.- Chapter 2. Design Implementation Data Structures and Settings.- Chapter 3. Design Constraints Development.- Chapter 4. Multiple Modes and Multiple Corners Development.- Chapter 5. Concurrent Floor Planning and Placement.- Chapter 6. Placement and Timing Analysis.- Chapter 7. Clock Tree Synthesis and Timing Analysis.- Chapter 8. Detail Route and Timing, Power Analysis.- Chapter 9. Final Route and Timing Closure in all Modes and Corners.- Chapter 10. Functional and Physical Verification.
Notă biografică
Khosrow Golshan was Division Director at Conexant System Inc. and Technical Director at Synaptics Inc. while managing and directing worldwide ASIC design implementation and standard cell and I/O library development for various silicon process nodes. Prior to that he was Group Technical Staff at Texas Instrument’s R&D and Process Development Laboratory responsible for processing silicon test-chip design and digital/mixed-signal ASIC development. He has over twenty years’ experience in ASIC design implementation methodology, flow development, and digital ASIC libraries design.
He is the author of Physical Design Essentials—An ASIC Design Implementation Perspective. In addition, he has published many technical articles and has held several US patents.
The author has earned advanced degrees in the areas of Electrical Engineering(West Coast University, Los Angeles, CA. Engineering Dept.), Applied Mathematics(Southern Methodist University, Dallas, TX. MathematicsDept.) and a Bachelor of Science in Electronic Engineering(DeVry University, Dallas, TX. Engineering Dept.). He is also an IEEE life member.
He is the author of Physical Design Essentials—An ASIC Design Implementation Perspective. In addition, he has published many technical articles and has held several US patents.
The author has earned advanced degrees in the areas of Electrical Engineering(West Coast University, Los Angeles, CA. Engineering Dept.), Applied Mathematics(Southern Methodist University, Dallas, TX. MathematicsDept.) and a Bachelor of Science in Electronic Engineering(DeVry University, Dallas, TX. Engineering Dept.). He is also an IEEE life member.
Textul de pe ultima copertă
The Art of Timing Closure is written using a hands-on approach to describe advanced concepts and techniques using Multi-Mode Multi-Corner (MMMC) for an advanced ASIC design implementation. It focuses on the physical design, Static Timing Analysis (STA), formal and physical verification.
The scripts in this book are based on Cadence® Encounter System™. However, if the reader uses a different EDA tool, that tool’s commands are similar to those shown in this book.
The topics covered are as follows:
This book is intended for anyone who is involved in ASIC design implementation -- starting from physical design to final design signoff. Target audiences for this book are practicing ASIC design implementation engineers and students undertaking advanced courses in ASIC design.
The scripts in this book are based on Cadence® Encounter System™. However, if the reader uses a different EDA tool, that tool’s commands are similar to those shown in this book.
The topics covered are as follows:
- Data Structures
- Multi-Mode Multi-Corner Analysis
- Design Constraints
- Floorplan and Timing
- Placement and Timing
- Clock Tree Synthesis
- Final Route and Timing
- Design Signoff
This book is intended for anyone who is involved in ASIC design implementation -- starting from physical design to final design signoff. Target audiences for this book are practicing ASIC design implementation engineers and students undertaking advanced courses in ASIC design.
- Provides readers with a hands-on, step-by-step approach to solving physical design and timing closure problems faced in designing for today’s advanced technology nodes;
- Helps ASIC designers to be conversant with all aspects of ASIC design implementation stages including advance node device processes and libraries, place-and-route and verification;
- Enables improvement of so called “RTL-to-GDS” cycle time, by incorporating Multiple Mode Multiple Corner (MMMC) timing closure techniques in every step of physical design.
Caracteristici
Provides readers with a hands-on, step-by-step approach to solving physical design and timing closure problems faced in designing for today’s advanced technology nodes Helps ASIC designers to be conversant with all aspects of ASIC design implementation stages including advance node device processes and libraries, place-and-route and verification Enables improvement of so called “RTL-to-GDS” cycle time, by incorporating Multiple Mode Multiple Corner (MMMC) timing closure techniques in every step of physical design