Cantitate/Preț
Produs

VHDL Coding Styles and Methodologies

Autor Ben Cohen
en Limba Engleză Hardback
VHDL Coding Styles and Methodologies provides an in-depth study of the VHDL language rules, coding styles, and methodologies. This book clearly distinguishes good from poor coding methodologies using an easy to remember symbology notation along with a rationale for each guideline. The VHDL concepts, rules and styles are demonstrated using complete compilable and simulatable examples which are also supplied on the accompanying disk.
VHDL Coding Styles and Methodologies provides practical applications of VHDL and techniques that are current in the industry. It explains how to apply the VHDL guidelines using several complete examples. The `learning by example' teaching approach along with an in-depth presentation of the language rules application methodology provides the necessary knowledge to create digital hardware designs and models that are readable, maintainable, predictable, and efficient.
VHDL Coding Styles and Methodologies is intended for both college students and design engineers. It provides a practical approach to learning VHDL. Combining methodologies and coding styles along with VHDL rules leads the reader in the right direction from the beginning.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (2) 39929 lei  6-8 săpt.
  Springer Us – 19 apr 2013 39929 lei  6-8 săpt.
  Springer Us – 22 mai 2013 155775 lei  6-8 săpt.
Hardback (2) 59553 lei  6-8 săpt.
  59553 lei  6-8 săpt.
  Springer Us – 31 mar 1999 156311 lei  6-8 săpt.

Preț: 59553 lei

Preț vechi: 70062 lei
-15% Nou

Puncte Express: 893

Preț estimativ în valută:
11398 11855$ 9552£

Carte tipărită la comandă

Livrare economică 13-27 martie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780792395980
ISBN-10: 0792395980
Pagini: 365
Greutate: 0.89 kg

Cuprins

Preface. About the Disk. Notation Conventions. 1. VHDL Overview and Concepts. 2. Basic Language Elements. 3. Control Structures. 4. Drivers. 5. VHDL Timing. 6. Elements of Entity/Architecture. 7. Subprograms. 8. Packages. 9. User Defined Attributes, Specifications, and Configurations. 10. Functional Models and Testbenches. 11. UART Project. 12. Vital. 13. Design for Synthesis. Appendix A: VHDL'93 and VHDL'87 Syntax Summary. Appendix B: Package Standard. Appendix C: Package Textio. Appendix D: Package STD_Logic_1164. Appendix E: VHDL Preferred Attributes. Index.