Cantitate/Preț
Produs

Writing Testbenches using SystemVerilog

Autor Janick Bergeron
en Limba Engleză Hardback – 10 feb 2006
If you survey hardware design groups, you will learn that between 60% and 80% of their effort is dedicated to verification. This may seem unusually large, but I include in "verification" all debugging and correctness checking activities, not just writing and running testbenches. Every time a hardware designer pulls up a waveform viewer, he or she performs a verification task. With today’s ASIC and FPGA sizes and geometries, getting a design to fit and run at speed is no longer the main challenge. It is to get the right design, working as intended, at the right time. Unlike synthesizable coding, there is no particular coding style nor language required for verification. The freedom of using any l- guage that can be interfaced to a simulator and of using any features of that language has produced a wide array of techniques and approaches to verification. The continued absence of constraints and historical shortage of available expertise in verification, c- pled with an apparent under-appreciation of and under-investment in the verification function, has resulted in several different ad hoc approaches. The consequences of an informal, ill-equipped and understaffed verification process can range from a non-functional design requiring several re-spins, through a design with only a s- set of the intended functionality, to a delayed product shipment.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 76532 lei  6-8 săpt.
  Springer Us – 29 oct 2010 76532 lei  6-8 săpt.
Hardback (1) 119670 lei  6-8 săpt.
  Springer Us – 10 feb 2006 119670 lei  6-8 săpt.

Preț: 119670 lei

Preț vechi: 145938 lei
-18% Nou

Puncte Express: 1795

Preț estimativ în valută:
22901 24087$ 19077£

Carte tipărită la comandă

Livrare economică 03-17 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780387292212
ISBN-10: 0387292217
Pagini: 412
Ilustrații: XXVI, 412 p.
Dimensiuni: 155 x 235 x 29 mm
Greutate: 0.86 kg
Ediția:2006
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Professional/practitioner

Cuprins

What is Verification?.- Verification Technologies.- The Verification Plan.- High-Level Modeling.- Stimulus and Response.- Architecting Testbenches.- Simulation Management.

Recenzii

From the reviews:
"The book provides verification engineers with an introduction to all elements of a modern, scalable verification environment and a foundation for adopting the advanced verification methodology detailed in the Verification Methodology Manual for SystemVerilog … . ‘Mr. Bergeon has once again written a book that is a standard-bearer for engineers tasked with verifying RTL and systems design’ … . the strategies and methodologies put forth by Mr. Bergeron has become more important to the success of every verification project." (EE Times, April, 2006)

Textul de pe ultima copertă

Verification is too often approached in an ad hoc fashion. Visually inspecting simulation results is no longer feasible and the directed test-case methodology is reaching its limit. Moore's Law demands a productivity revolution in functional verification methodology.
Writing Testbenches Using SystemVerilog offers a clear blueprint of a verification process that aims for first-time success using the SystemVerilog language. From simulators to source management tools, from specification to functional coverage, from I's and O's to high-level abstractions, from interfaces to bus-functional models, from transactions to self-checking testbenches, from directed testcases to constrained random generators, from behavioral models to regression suites, this book covers it all.
Writing Testbenches Using SystemVerilog presents many of the functional verification features that were added to the Verilog language as part of SystemVerilog. Interfaces, virtual modports, classes, program blocks, clocking blocks and others SystemVerilog features are introduced within a coherent verification methodology and usage model.
Writing Testbenches Using SystemVerilog introduces the reader to all elements of a modern, scalable verification methodology. It is an introduction and prelude to the verification methodology detailed in the Verification Methodology Manual for SystemVerilog.

Caracteristici

This is the SystemVerilog version of one of the top selling Springer engineering books ( Writing Testbenches, 1st and 2nd editions) SystemVerilog is the dominant verification language Verification remains one of the most difficult and costly problems in system design Includes supplementary material: sn.pub/extras