Cantitate/Preț
Produs

3D Integration for VLSI Systems

Editat de Chuan Seng Tan, Kuan-Neng Chen, Steven J. Koester
en Limba Engleză Hardback – 26 sep 2011
Three-dimensional (3D) integration is identified as a possible avenue for continuous performance growth in integrated circuits (IC) as the conventional scaling approach is faced with unprecedented challenges in fundamental and economic limits. Wafer level 3D IC can take several forms, and they usually include a stack of several thinned IC layers that are vertically bonded and interconnected by through silicon via TSV.
There is a long string of benefits that one can derive from 3D IC implementation such as form factor, density multiplication, improved delay and power, enhanced bandwidth, and heterogeneous integration. This book presents contributions by key researchers in this field, covering motivations, technology platforms, applications, and other design issues.
Citește tot Restrânge

Preț: 65237 lei

Preț vechi: 87861 lei
-26% Nou

Puncte Express: 979

Preț estimativ în valută:
12486 13172$ 10405£

Carte tipărită la comandă

Livrare economică 02-16 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9789814303811
ISBN-10: 981430381X
Pagini: 378
Ilustrații: 83 b/w images and 162 color images
Dimensiuni: 152 x 229 mm
Greutate: 0.64 kg
Ediția:New.
Editura: Jenny Stanford Publishing
Colecția Jenny Stanford Publishing

Public țintă

Academic and Postgraduate

Cuprins

3D Integration Technology – Introduction and Overview. A Systems Perspective on 3D Integration: What is 3D? And What is 3D Good For? Wafer Bonding Techniques. TSV Etching. TSV Filling. 3D Technology Platform: Temporary Bonding and Release. 3D Technology Platform: Wafer Thinning, Stress Relief, and Thin Wafer Handling. Advanced Die-to-Wafer 3D Integration Platform: Self-Assembly Technology. Advanced Direct Bond Technology. Surface Modification Bonding at Low Temperature for Three-Dimensional Hetero-Integration. Through Silicon Via Implementation in CMOS Image Sensor Product. A 300-mm Wafer-Level Three-Dimensional Integration Scheme Using Tungsten Through- Silicon Via and Hybrid Cu-Adhesive Bonding. Power Delivery in 3D IC Technology with a Stratum Having an Array of Monolithic DC-DC Point-of-Load (PoL) Converter Cells. Thermal-Aware 3D IC Designs. 3D IC Design Automation Considering Dynamic Power and Thermal Integrity. Outlook.

Recenzii

"3D integration is expected to deliver performance improvement and functional enhancement in future integrated circuits and systems. This book covers a wide range of 3D integration topics authored by an impressive selection of experts. This is a great reference source for everyone following this promising technology."
—Prof. L. Rafael Reif - Provost and Maseeh Professor of Emerging Technology, MIT, USA


Descriere

Three-dimensional (3D) integration is identified as a possible avenue for continuous performance growth in integrated circuits (IC). Wafer level 3D IC can take several forms, and they usually include a stack of several thinned IC layers that are vertically bonded and interconnected by through silicon via TSV. This book presents contributions by key researchers in this field, covering motivations, technology platforms, applications, and other design issues.