Cantitate/Preț
Produs

A Unified Approach for Timing Verification and Delay Fault Testing

Autor Mukund Sivaraman, Andrzej J. Strojwas
en Limba Engleză Hardback – 30 noi 1997
Large system complexities and operation under tight timing constraints in rapidly shrinking technologies have made it extremely important to ensure correct temporal behavior of modern-day digital circuits, both before and after fabrication. Research in (pre-fabrication) timing verification and (post-fabrication) delay fault testing has evolved along largely disjoint lines in spite of the fact that they share many basic concepts.
A Unified Approach for Timing Verification and Delay Fault Testing applies concepts developed in the context of delay fault testing to path sensitization, which allows an accurate timing analysis mechanism to be developed. This path sensitization strategy is further applied for efficient delay fault diagnosis and delay fault coverage estimation.
A new path sensitization strategy called Signal Stabilization Time Analysis (SSTA) has been developed based on the fact that primitive PDFs determine the stabilization time of the circuit outputs. This analysis has been used to develop a feasible method of identifying the primitive PDFs in a general multi-level logic circuit. An approach to determine the maximum circuit delay using this primitive PDF identification mechanism is also presented. The Primitive PDF Identification-based Timing Analysis (PITA) approach is proved to determine the maximum floating mode circuit delay exactly under any component delay model, and provides several advantages over previously floating mode timing analyzers.
A framework for the diagnosis of circuit failures caused by distributed path delay faults is also presented. A metric to quantify the diagnosability of a path delay fault for a test is also proposed. Finally, the book presents a very realistic metric for delay fault coverage which accounts for delay fault size distributions and is applicable to any delay fault model.
A Unified Approach for Timing Verification and Delay Fault Testing will be of interest to university and industry researchers in timing analysis and delay fault testing as well as EDA tool development engineers and design verification engineers dealing with timing issues in ULSI circuits.
The book should also be of interest to digital designers and others interested in knowing the state of the art in timing verification and delay fault testing.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 62184 lei  6-8 săpt.
  Springer Us – 13 sep 2012 62184 lei  6-8 săpt.
Hardback (1) 62775 lei  6-8 săpt.
  Springer Us – 30 noi 1997 62775 lei  6-8 săpt.

Preț: 62775 lei

Preț vechi: 73854 lei
-15% Nou

Puncte Express: 942

Preț estimativ în valută:
12016 12614$ 9926£

Carte tipărită la comandă

Livrare economică 31 ianuarie-14 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780792380795
ISBN-10: 0792380797
Pagini: 155
Ilustrații: XV, 155 p.
Dimensiuni: 155 x 235 x 11 mm
Greutate: 0.43 kg
Ediția:1998
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

1 Introduction.- 2 Backgound.- 2.1 Timing Verification.- 2.2 Delay Fault Testing - Concepts And Terminology.- 3 Primitive Path Delay Fault Identification.- 3.1 Primitive Path Delay Fault Characteristics.- 3.2 Signal Stabilization Time Analysis - SSTA.- 3.3 Results and Observations.- 3.4 Synopsis.- 4 Timing Analysis.- 4.1 Primitive PDFs in the Context of Timing Analysis.- 4.2 Primitive PDF Identification Based Timing Analysis.- 4.3 Comparisons.- 4.4 Applicability.- 4.5 Results.- 4.6 Synopsis.- 5 Delay Fault Diagnosis.- 5.1 Background.- 5.2 A Framework for Diagnosis.- 5.3 A Diagnosability Metric.- Delay Fault Coverage.- 6.1 Previous Work.- 6.2 The New Coverage Metric.- 6.3 Distributed Path Delay Fault Coverage.- 6.4 Synopsis.- 7 Epilogue.- 7.1 Extensions.- References.