Closing the Gap Between ASIC & Custom: Tools and Techniques for High-Performance ASIC Design
Autor David Chinnery, Kurt Keutzeren Limba Engleză Paperback – 19 mar 2013
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 923.84 lei 6-8 săpt. | |
Springer Us – 19 mar 2013 | 923.84 lei 6-8 săpt. | |
Hardback (1) | 498.71 lei 3-5 săpt. | +38.10 lei 10-14 zile |
Springer Us – 30 iun 2002 | 498.71 lei 3-5 săpt. | +38.10 lei 10-14 zile |
Preț: 923.84 lei
Preț vechi: 1126.64 lei
-18% Nou
Puncte Express: 1386
Preț estimativ în valută:
176.82€ • 184.29$ • 147.20£
176.82€ • 184.29$ • 147.20£
Carte tipărită la comandă
Livrare economică 04-18 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781475776249
ISBN-10: 1475776241
Pagini: 436
Ilustrații: XV, 414 p.
Dimensiuni: 155 x 235 x 23 mm
Greutate: 0.61 kg
Ediția:Softcover reprint of the original 1st ed. 2002
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1475776241
Pagini: 436
Ilustrații: XV, 414 p.
Dimensiuni: 155 x 235 x 23 mm
Greutate: 0.61 kg
Ediția:Softcover reprint of the original 1st ed. 2002
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
and Overview of the Book.- Contributing Factors.- Improving Performance through Microarchitecture.- Reducing the Timing Overhead.- High-Speed Logic, Circuits, Libraries and Layout.- Finding Peak Performance in a Process.- Design Techniques.- Physical Prototyping Plans for High Performance.- Automatic Replacement of Flip-Flops by Latches in ASICs.- Useful-Skew Clock Synthesis Boosts ASIC Performance.- Faster and Lower Power Cell-Based Designs with Transistor-Level Cell Sizing.- Design Optimization with Automated Flex-Cell Creation.- Exploiting Structure and Managing Wires to Increase Density and Performance.- Semi-Custom Methods in a High-Performance Microprocessor Design.- Controlling Uncertainty in High Frequency Designs.- Increasing Circuit Performance through Statistical Design Techniques.- Design Examples.- Achieving 550MHz in a Standard Cell ASIC Methodology.- The iCORE™ 520MHz Synthesizable CPU Core.- Creating Synthesizable ARM Processors with Near Custom Performance.
Recenzii
From the reviews:
"This book unveils the mystery behind the performance gap between ASIC and Custom design and shows how to close the gap with minimal design effort. A must read for every ASIC or ASSP designer."
(William J. Dally, Professor, Stanford University)
"Most IP core providers must provide high-performance designs within the constraints of an ASIC methodology. I'm optimistic that careful application of the techniques in this book will enable me to design embedded processors that do indeed close `the Gap Between ASIC and Custom'."
(Kees Vissers, Director of Architecture, Trimedia Technologies Inc.)
"This book provides a comprehensive explanation of why ASICs fall so far behind custom ICs in performance, and then shows how better tools, libraries and methodologies can narrow the gap. It's a must read for ASIC designers who want to boost performance - or custom designers who want to speed time to market with ASIC-like design methodologies."
(Richard Goering, EDA Editorial Director, EE Times)
"I've heard there is a price on the authors' heads. Power Users don't like people who give away their secrets."
(Gary Smith, Chief Analyst, Dataquest)
"This book reflects the best research to date on understanding the tradeoffs between full-custom intellectual property blocks and synthesized intellectual-property blocks - a topic we could only touch on in the Reuse Methodology Manual. It is required reading for anyone engaged in system-on-a-chip design."
(Michael Keating, author of the Reuse Methodology Manual, Vice-President, Synopsys)
"Solves one of life's little mysteries[...] It looks like it should become required reading for the IC innovators of this millennium."
(Neil Weste, author of Principles of CMOS VLSI Design, Cisco Systems, Inc.)
"This book unveils the mystery behind the performance gap between ASIC and Custom design and shows how to close the gap with minimal design effort. A must read for every ASIC or ASSP designer."
(William J. Dally, Professor, Stanford University)
"Most IP core providers must provide high-performance designs within the constraints of an ASIC methodology. I'm optimistic that careful application of the techniques in this book will enable me to design embedded processors that do indeed close `the Gap Between ASIC and Custom'."
(Kees Vissers, Director of Architecture, Trimedia Technologies Inc.)
"This book provides a comprehensive explanation of why ASICs fall so far behind custom ICs in performance, and then shows how better tools, libraries and methodologies can narrow the gap. It's a must read for ASIC designers who want to boost performance - or custom designers who want to speed time to market with ASIC-like design methodologies."
(Richard Goering, EDA Editorial Director, EE Times)
"I've heard there is a price on the authors' heads. Power Users don't like people who give away their secrets."
(Gary Smith, Chief Analyst, Dataquest)
"This book reflects the best research to date on understanding the tradeoffs between full-custom intellectual property blocks and synthesized intellectual-property blocks - a topic we could only touch on in the Reuse Methodology Manual. It is required reading for anyone engaged in system-on-a-chip design."
(Michael Keating, author of the Reuse Methodology Manual, Vice-President, Synopsys)
"Solves one of life's little mysteries[...] It looks like it should become required reading for the IC innovators of this millennium."
(Neil Weste, author of Principles of CMOS VLSI Design, Cisco Systems, Inc.)