Cantitate/Preț
Produs

Logic Synthesis for Finite State Machines Based on Linear Chains of States: Foundations, Recent Developments and Challenges: Studies in Systems, Decision and Control, cartea 113

Autor Alexander Barkalov, Larysa Titarenko, Jacek Bieganowski
en Limba Engleză Hardback – 6 iul 2017
This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.
This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units

Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 62411 lei  43-57 zile
  Springer International Publishing – 12 mai 2018 62411 lei  43-57 zile
Hardback (1) 63019 lei  43-57 zile
  Springer International Publishing – 6 iul 2017 63019 lei  43-57 zile

Din seria Studies in Systems, Decision and Control

Preț: 63019 lei

Preț vechi: 78773 lei
-20% Nou

Puncte Express: 945

Preț estimativ în valută:
12062 12571$ 10041£

Carte tipărită la comandă

Livrare economică 06-20 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783319598369
ISBN-10: 3319598368
Pagini: 222
Ilustrații: VIII, 225 p. 145 illus.
Dimensiuni: 155 x 235 mm
Greutate: 0.51 kg
Ediția:1st ed. 2018
Editura: Springer International Publishing
Colecția Springer
Seria Studies in Systems, Decision and Control

Locul publicării:Cham, Switzerland

Cuprins

Introduction.- Finite state machines and field-programmable gate arrays.- Linear chains in FSMs.- Hardware reduction for Moore UFSMs.- Hardware reduction for Mealy UFSMs.- Hardware reduction for Moore NFSMs.- Hardware reduction for Moore XFSMs.

Textul de pe ultima copertă

This book discusses Moore finite state machines (FSMs) implemented with field programmable gate arrays (FPGAs) including look-up table (LUT) elements and embedded memory blocks (EMBs). To minimize the number of LUTs in FSM logic circuits, the authors propose replacing a state register with a state counter. They also put forward an approach allowing linear chains of states to be created, which simplifies the system of input memory functions and, therefore, decreases the number of LUTs in the resulting FSM circuit. The authors combine this approach with using EMBs to implement the system of output functions (microoperations). This allows a significant decrease in the number of LUTs, as well as eliminating a lot of interconnections in the FSM logic circuit. As a rule, it also reduces the area occupied by the circuit and diminishes the resulting power dissipation.
This book is an interesting and valuable resource for students and postgraduates in the area of computer science, as well as for designers of digital systems that included complex control units



Caracteristici

Presents original synthesis and optimization methods taking into account the peculiarities of a control algorithm and finite state machine (FSM) model in use Discusses the hardware implementation of control algorithms represented by graph schemes of algorithm Takes into account the peculiarities of an FSM model used for the interpretation of a control algorithm, as well as the features of hardware in use Provides numerous examples showing the design of FSMs using the proposed methods Includes examples illustrated by logic circuits Includes supplementary material: sn.pub/extras