Cantitate/Preț
Produs

Pipelined Multiprocessor System-on-Chip for Multimedia

Autor Haris Javaid, Sri Parameswaran
en Limba Engleză Paperback – 27 aug 2016
This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs). A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint. A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors’ combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 61651 lei  6-8 săpt.
  Springer International Publishing – 27 aug 2016 61651 lei  6-8 săpt.
Hardback (1) 62174 lei  6-8 săpt.
  Springer International Publishing – 9 dec 2013 62174 lei  6-8 săpt.

Preț: 61651 lei

Preț vechi: 72530 lei
-15% Nou

Puncte Express: 925

Preț estimativ în valută:
117100 12298$ 9823£

Carte tipărită la comandă

Livrare economică 04-18 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783319347110
ISBN-10: 331934711X
Pagini: 177
Ilustrații: VIII, 169 p. 40 illus., 32 illus. in color.
Dimensiuni: 155 x 235 x 10 mm
Greutate: 0.26 kg
Ediția:Softcover reprint of the original 1st ed. 2014
Editura: Springer International Publishing
Colecția Springer
Locul publicării:Cham, Switzerland

Cuprins

Introduction.- Literature Survey.- Optimisation Framework.- Performance Estimation of Pipelined MPSoCs.- Design Space Exploration of Pipelined MPSoCs.- Adaptive Pipelined MPSoCs.- Power Management in Adaptive Pipelined MPSocs.- Multi-mode Pipelined MPSoCs.- Conclusions and Future Work.

Textul de pe ultima copertă

This book describes analytical models and estimation methods to enhance performance estimation of pipelined multiprocessor systems-on-chip (MPSoCs).  A framework is introduced for both design-time and run-time optimizations. For design space exploration, several algorithms are presented to minimize the area footprint of a pipelined MPSoC under a latency or a throughput constraint.  A novel adaptive pipelined MPSoC architecture is described, where idle processors are transitioned into low-power states at run-time to reduce energy consumption. Multi-mode pipelined MPSoCs are introduced, where multiple pipelined MPSoCs optimized separately are merged into a single pipelined MPSoC, enabling further reduction of the area footprint by sharing the processors and communication buffers. Readers will benefit from the authors’ combined use of analytical models, estimation methods and exploration algorithms and will be enabled to explore billions of design points in a few minutes.
 
·         Describes the state-of-the-art on pipeline-level parallelism and multimedia MPSoCs;
·         Includes analytical models and estimation methods for performance estimation of pipelined MPSoCs;
·         Covers several design space exploration techniques for pipelined MPSoCs;
·         Introduces an adaptive pipelined MPSoC with run-time processor and power managers;
·         Introduces Multi-mode pipelined MPSoCs for multiple applications.
 
 

Caracteristici

Describes the state-of-the-art on pipeline-level parallelism and multimedia MPSoCs Includes analytical models and estimation methods for performance estimation of pipelined MPSoCs Covers several design space exploration techniques for pipelined MPSoCs Introduces an adaptive pipelined MPSoC with run-time processor and power managers Introduces Multi-mode pipelined MPSoCs for multiple applications