Reconfigurable and Adaptive Computing: Theory and Applications
Editat de Nadia Nedjah, Chao Wangen Limba Engleză Hardback – dec 2015
The first section of the book covers reconfigurable systems. The book presents a software and hardware codesign flow for coarse-grained systems-on-chip, a video watermarking algorithm for the H.264 standard, a solution for regular expressions matching systems, and a novel field programmable gate array (FPGA)-based acceleration solution with MapReduce framework on multiple hardware accelerators.
The second section discusses network-on-chip, including an implementation of a multiprocessor system-on-chip platform with shared memory access, end-to-end quality-of-service metrics modeling based on a multi-application environment in network-on-chip, and a 3D ant colony routing (3D-ACR) for network-on-chip with three different 3D topologies.
The final section addresses the methodology of system codesign. The book introduces a new software–hardware codesign flow for embedded systems that models both processors and intellectual property cores as services. It also proposes an efficient algorithm for dependent task software–hardware codesign with the greedy partitioning and insert scheduling method (GPISM) by task graph.
Preț: 1056.45 lei
Preț vechi: 1544.77 lei
-32% Nou
Puncte Express: 1585
Preț estimativ în valută:
202.18€ • 210.02$ • 167.94£
202.18€ • 210.02$ • 167.94£
Carte tipărită la comandă
Livrare economică 03-17 februarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781498731751
ISBN-10: 1498731759
Pagini: 246
Ilustrații: 87 black & white illustrations, 30 black & white tables
Dimensiuni: 156 x 234 x 18 mm
Greutate: 0.48 kg
Ediția:1
Editura: CRC Press
Colecția Chapman and Hall/CRC
ISBN-10: 1498731759
Pagini: 246
Ilustrații: 87 black & white illustrations, 30 black & white tables
Dimensiuni: 156 x 234 x 18 mm
Greutate: 0.48 kg
Ediția:1
Editura: CRC Press
Colecția Chapman and Hall/CRC
Cuprins
Reconfigurable Systems. Network-on-Chip. Systems Codesign.
Notă biografică
Nadia Nedjah is a member of the Intelligent System Research Area in the Electronics Engineering Postgraduate Program at the State University of Rio de Janeiro. Dr. Nedjah is also the editor-in-chief of the International Journal of High Performance System Architecture and Innovative Computing Applications and an associate editor of more than 10 international journals, including the International Journal of Electronics, Integration, The VLSI Journal, Microprocessors and Microsystems, and Computer & Digital Techniques. She is the author or coauthor of more than 90 journal articles and more than 150 conference papers.
Chao Wang is an associate professor in the School of Computer Science at the University of Science and Technology of China. Dr. Wang is also the technical program member for DATE, FPL, and FPT. He is the author or coauthor of more than 90 papers in international journals and conferences and an associate editor of several international journals, including Microprocessors and Microsystems, Computer & Digital Techniques, the International Journal of High Performance System Architecture, and the International Journal of Business Process Integration and Management.
Chao Wang is an associate professor in the School of Computer Science at the University of Science and Technology of China. Dr. Wang is also the technical program member for DATE, FPL, and FPT. He is the author or coauthor of more than 90 papers in international journals and conferences and an associate editor of several international journals, including Microprocessors and Microsystems, Computer & Digital Techniques, the International Journal of High Performance System Architecture, and the International Journal of Business Process Integration and Management.
Descriere
This book explores the latest research activities on hardware architecture for reconfigurable and adaptive computing systems. It describes new, practical solutions to issues with computer and network security systems, next-generation sequencing, and more, and discusses improved approaches to video watermarking, routing, and system performance.