Cantitate/Preț
Produs

The Read-Out Controller ASIC for the ATLAS Experiment at LHC: Springer Theses

Autor Stefan Popa
en Limba Engleză Hardback – 19 dec 2022
This thesis presents the complete chain from specifications to real-life deployment of the Read Out Controller (ROC) ASIC for the ATLAS Experiment at LHC, including the design of the FPGA-based setup used for prototype validation and mass testing of the approximately 6000 chips. Long-lasting experiments like the ATLAS at the LHC undergo regular upgrades to improve their performance over time. One of such upgrades of the ATLAS was the replacement of a fraction of muon detectors in the forward rapidities to provide much-improved reconstruction precision and discrimination from background protons. This new instrumentation (New Small Wheel) is equipped with custom-designed, radiation-hard, on-detector electronics with the Read Out Controller chip being a mission-critical element. The chip acts as a clock and control signals distributor and a concentrator, buffer, filter and real-time processor of detector data packets. The described and deployed FPGA-based test setup emulates the asynchronous chip context and employs optimizations and automatic clock and data synchronization. The chip's tolerance to nuclear radiation was evaluated by recording its operation while controlled ultrafast neutron beams were incident to its silicon die. Predictions for the operating environment are made. A proposed implementation of an FPGA Integrated Logic Analyzer that mitigates the observed limitations and constraints of the existing ones is included.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 108187 lei  6-8 săpt.
  Springer International Publishing – 19 dec 2023 108187 lei  6-8 săpt.
Hardback (1) 108821 lei  3-5 săpt.
  Springer International Publishing – 19 dec 2022 108821 lei  3-5 săpt.

Din seria Springer Theses

Preț: 108821 lei

Preț vechi: 132708 lei
-18% Nou

Puncte Express: 1632

Preț estimativ în valută:
20826 21633$ 17299£

Carte disponibilă

Livrare economică 11-25 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783031180736
ISBN-10: 3031180739
Pagini: 198
Ilustrații: XVIII, 198 p. 80 illus., 56 illus. in color. With online files/update.
Dimensiuni: 155 x 235 mm
Greutate: 0.5 kg
Ediția:1st ed. 2022
Editura: Springer International Publishing
Colecția Springer
Seria Springer Theses

Locul publicării:Cham, Switzerland

Cuprins

Introduction.- The Read-Out Controller.- ROC Testing.- Immunity to Radiation-Induced Faults.- An application.- Conclusions.- Appendices.

Notă biografică

Stefan Popa was born on the 29th of October 1992 in Brasov, Romania. At high-school he focussed on computer science, mathematics and physics, winning awards in county and national level contests and olympiads in computer science and physics.
His association with CERN began in the summer of 2014 when he worked as an undergraduate student for the ATLAS Experiment in networking. In 2015 he continued his studies at Transilvania University of Brasov, graduating with a Master's degree in Integrated Electronics and Communication Systems. In 2017 he started his Ph.D. in the Electronics Engineering, Telecommunications and Information Technology at the same university. He became an ATLAS author in November 2018 (i.e. official recognition of contributions to the Experiment). Since January 2021 he has been employed as a research assistant at Transilvania University of Brasov in parallel to the ATLAS Experiment national project. His PhD thesis was among the six outstanding dissertations receiving the ATLAS thesis prize for 2021.

Textul de pe ultima copertă

This thesis presents the complete chain from specifications to real-life deployment of the Read Out Controller (ROC) ASIC for the ATLAS Experiment at LHC, including the design of the FPGA-based setup used for prototype validation and mass testing of the approximately 6000 chips. Long-lasting experiments like the ATLAS at the LHC undergo regular upgrades to improve their performance over time. One of such upgrades of the ATLAS was the replacement of a fraction of muon detectors in the forward rapidities to provide much-improved reconstruction precision and discrimination from background protons. This new instrumentation (New Small Wheel) is equipped with custom-designed, radiation-hard, on-detector electronics with the Read Out Controller chip being a mission-critical element. The chip acts as a clock and control signals distributor and a concentrator, buffer, filter and real-time processor of detector data packets. The described and deployed FPGA-based test setup emulates the asynchronous chip context and employs optimizations and automatic clock and data synchronization. The chip's tolerance to nuclear radiation was evaluated by recording its operation while controlled ultrafast neutron beams were incident to its silicon die. Predictions for the operating environment are made. A proposed implementation of an FPGA Integrated Logic Analyzer that mitigates the observed limitations and constraints of the existing ones is included.

Caracteristici

Presents the complete chain from specifications to real-world deployment of an ASIC Describes and validates the mathematical performance model for a real-time data packet processor Proposes an implementation of an FPGA Integrated Logic Analyzer that mitigates some constraints and limitations