Timed Boolean Functions: A Unified Formalism for Exact Timing Analysis: The Springer International Series in Engineering and Computer Science, cartea 270
Autor William K.C. Lam, Robert K. Braytonen Limba Engleză Hardback – 30 apr 1994
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 627.61 lei 6-8 săpt. | |
Springer Us – 6 oct 2012 | 627.61 lei 6-8 săpt. | |
Hardback (1) | 633.70 lei 6-8 săpt. | |
Springer Us – 30 apr 1994 | 633.70 lei 6-8 săpt. |
Din seria The Springer International Series in Engineering and Computer Science
- Preț: 119.98 lei
- 24% Preț: 1041.97 lei
- 20% Preț: 422.81 lei
- Preț: 206.36 lei
- 20% Preț: 313.26 lei
- 20% Preț: 630.47 lei
- 23% Preț: 708.06 lei
- 18% Preț: 1200.75 lei
- 18% Preț: 945.46 lei
- 20% Preț: 633.05 lei
- 18% Preț: 929.55 lei
- 20% Preț: 633.55 lei
- 15% Preț: 624.57 lei
- 20% Preț: 630.80 lei
- 18% Preț: 930.00 lei
- 20% Preț: 631.45 lei
- 20% Preț: 974.74 lei
- 20% Preț: 632.91 lei
- 18% Preț: 927.68 lei
- 20% Preț: 975.39 lei
- 18% Preț: 937.60 lei
- 20% Preț: 631.93 lei
- 15% Preț: 636.39 lei
- 18% Preț: 930.96 lei
- 18% Preț: 1196.59 lei
- 18% Preț: 938.22 lei
- 15% Preț: 630.97 lei
- 18% Preț: 929.24 lei
- 18% Preț: 928.16 lei
- 20% Preț: 1258.58 lei
Preț: 633.70 lei
Preț vechi: 745.52 lei
-15% Nou
Puncte Express: 951
Preț estimativ în valută:
121.31€ • 126.29$ • 99.87£
121.31€ • 126.29$ • 99.87£
Carte tipărită la comandă
Livrare economică 01-15 februarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9780792394549
ISBN-10: 0792394542
Pagini: 273
Ilustrații: XXI, 273 p.
Dimensiuni: 155 x 235 x 18 mm
Greutate: 0.59 kg
Ediția:1994
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science
Locul publicării:New York, NY, United States
ISBN-10: 0792394542
Pagini: 273
Ilustrații: XXI, 273 p.
Dimensiuni: 155 x 235 x 18 mm
Greutate: 0.59 kg
Ediția:1994
Editura: Springer Us
Colecția Springer
Seria The Springer International Series in Engineering and Computer Science
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
1 Introduction.- 1.1 Overview.- 2 Preliminaries.- 2.1 Boolean Functions.- 2.2 Cubes and Covering.- 2.3 Binary Decision Diagrams.- 2.4 Boolean Networks and Circuits.- 2.5 Testing/Timing.- 3 Timed Boolean Functions.- 3.1 Introduction.- 3.2 Representation of Binary Signals.- 3.3 Modeling Timing Behaviors.- 3.4 Circuit Formulation.- 3.5 Event Properties.- 3.6 Representations Over Inputs.- 3.7 Decision Diagrams.- 3.8 ENF and TBF.- 3.9 Optimizations in Real and Boolean Domains.- 3.10 Summary.- 4 Exact Delay Computation.- 4.1 Introduction.- 4.2 Previous Work.- 4.3 Classification of Circuit Delay Models.- 4.4 Formulation for Exact Delay Computation.- 4.5 Solving the Boolean Linear Program.- 4.6 Exact 2-vector Delay.- 4.7 Exact Delay by Sequences of Vectors.- 4.8 Effects of Gate Delay Lower Bounds.- 4.9 Delay Computation Using TBF BDD’s.- 4.10 An Example: 4-bit Ripple Bypass Adder.- 4.11 Experimental Results.- 4.12 Minimum Delays.- 4.13 Exact Minimum Cycle Times for Sequential Circuits.- 4.14 Summary.- 5 Wavepipelining.- 5.1 Introduction.- 5.2 Wavepipelining of Combinational Circuits.- 5.3 Wavepipelining of Feedforward Sequential Circuits.- 5.4 Wavepipelining of Feedback Sequential Circuits.- 5.5 Analysis of General Wavepipelining.- 5.6 Manufacturing Precision: a New Dimension for Performance.- 5.7 Experimental Results.- 5.8 Summary.- 6 Exact Circuit Performance Validation.- 6.1 Introduction.- 6.2 Delay Fault Testing.- 6.3 Functional Delay Testing.- 6.4 Algebraic Relation Between RD sets and Dominated Paths.- 6.5 Robust Delay.- 6.6 Trade-off Between Performance Verifiability and Testing.- 6.7 Performance Verifiability, Probability of Error, and Testability.- 6.8 Experimental Results.- 6.9 Exact Verifiable Delay Analysis.- 6.10 Specification Directed Boolean Synthesis forComplete Per-formance Verifiability.- 6.11 Summary.- 7 Conclusions.- 7.1 Comparing TBF Approach with Other Competitive Methods.