Cantitate/Preț
Produs

Verilog HDL Design Examples

Autor Joseph Cavanagh
en Limba Engleză Hardback – 13 oct 2017
The Verilog language provides a means to model a digital system at many levels of abstraction from a logic gate to a complex digital system to a mainframe computer. The purpose of this book is to present the Verilog language together with a wide variety of examples, so that the reader can gain a firm foundation in the design of the digital system using Verilog HDL. The Verilog projects include the design module, the test bench module, and the outputs obtained from the simulator that illustrate the complete functional operation of the design. Where applicable, a detailed review of the theory of the topic is presented together with the logic design principles—including: state diagrams, Karnaugh maps, equations, and the logic diagram. Numerous examples and homework problems are included throughout. The examples include logical operations, counters of different moduli, half adders, full adders, a carry lookahead adder, array multipliers, different types of Moore and Mealy machines, and arithmetic logic units (ALUs).
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 48479 lei  6-8 săpt.
  CRC Press – 31 mar 2021 48479 lei  6-8 săpt.
Hardback (1) 93676 lei  6-8 săpt.
  CRC Press – 13 oct 2017 93676 lei  6-8 săpt.

Preț: 93676 lei

Preț vechi: 135325 lei
-31% Nou

Puncte Express: 1405

Preț estimativ în valută:
17927 18677$ 14906£

Carte tipărită la comandă

Livrare economică 10-24 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9781138099951
ISBN-10: 1138099953
Pagini: 674
Ilustrații: 698 Line drawings, black and white; 34 Tables, black and white
Dimensiuni: 178 x 254 x 44 mm
Greutate: 1.39 kg
Ediția:1
Editura: CRC Press
Colecția CRC Press

Cuprins

Preface. Introduction to Logic Design Using Verilog HDL. Combinational Logic Design Using Verilog HDL. Sequential Logic Design Using Verilog HDL. Computer Arithmetic Design Using Verilog HDL. Appendix A: Event Queue. Appendix B: Verilog Project Procedure. Appendix C: Answers to Select Problems. Index.

Notă biografică

Joseph Cavanagh received his Bachelor of Science in Electrical Engineering from Indiana Institute of Technology and his Master of Science from Santa Clara University. He spent twenty-two years teaching in the Department of Computer Engineering at Santa Clara University. Prior to that, he taught in the Computer Engineering Department at San Jose State University. Currently, he is an Associate Professor in the Department of Electrical Engineering at Cogswell Polytechnical College, where he has been for the past twelve years. Additionally, he has over two decades of experience designing computing equipment—including arithmetic processors, instruction fetch units, and peripheral control units—for such companies as International Business Corporation, Amdahl Corporation, and Digital Equipment Corporation. Joseph Cavanagh is a member of IEEE, IEEE Computer Society, Tau Beta Pi, and the author of six publications.

Recenzii

"This book is an invaluable introduction to the theory of hardware design for any Computer Systems Engineering program."
Kyle D. Gilsdorf, Arizona State University, USA

"Professor Cavanagh is a unique technical writer capable of educating the novice to professional technician. His work provides complete examples and clear succinct descriptions. His textbooks are a timepiece reference that can be easily referenced when the need arises.
Geri Lamble, Foothill College, California, USA
 
"As a design engineer working in industry with 20+ years’ experience, Verilog HSD has become the predominant language of choice for designing chip. There are many text books that teach Verilog HDL. Some provide good logic design examples. This text book, however, is rich in examples. As such, this would be the book I’d first reference if the need arises."
Steven Midford, Engineer

Descriere

The book presents the Verilog language with a variety of examples to provide a firm foundation in the design of the digital system using Verilog HDL. It places emphasis on the detailed design of various Verilog projects that include the design module, test bench module, and outputs from the simulator illustrating the design's functional operation.