Wafer-Level Chip-Scale Packaging: Analog and Power Semiconductor Applications
Autor Shichun Qu, Yong Liuen Limba Engleză Paperback – 23 aug 2016
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 736.53 lei 38-44 zile | |
Springer – 23 aug 2016 | 736.53 lei 38-44 zile | |
Hardback (1) | 925.37 lei 43-57 zile | |
Springer – 11 sep 2014 | 925.37 lei 43-57 zile |
Preț: 736.53 lei
Preț vechi: 969.12 lei
-24% Nou
Puncte Express: 1105
Preț estimativ în valută:
140.97€ • 146.93$ • 117.35£
140.97€ • 146.93$ • 117.35£
Carte tipărită la comandă
Livrare economică 01-07 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781493954384
ISBN-10: 1493954385
Pagini: 322
Ilustrații: XVII, 322 p. 314 illus., 256 illus. in color.
Dimensiuni: 155 x 235 x 17 mm
Ediția:Softcover reprint of the original 1st ed. 2015
Editura: Springer
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1493954385
Pagini: 322
Ilustrații: XVII, 322 p. 314 illus., 256 illus. in color.
Dimensiuni: 155 x 235 x 17 mm
Ediția:Softcover reprint of the original 1st ed. 2015
Editura: Springer
Colecția Springer
Locul publicării:New York, NY, United States
Cuprins
Chapter 1. Demand and Challenges for Wafer Level Analog and Power Packaging.- Chapter 2. Fan-In Analog Wafer Level Chip Scale Package.- Chapter 3. Fan-Out Analog Wafer Level Chip Scale Package.- Chapter 4. Wafer Level Analog Chip Scale Package Stackable Design.- Chapter 5. Wafer Level Discrete Power MOSFET Package Design.- Chapter 6. Wafer Level Packaging TSV/Stack die for Integration of Analog and Power Solution.- Chapter 7. Thermal Management, Design, Analysis for WLCSP.- Chapter 8. Electrical and Multi-Physics Simulations for Analog and Power WLCSP.- Chapter 9. WLCSP Typical Assembly Process.- Chapter 10. WLCSP Typical Reliability and Test.
Recenzii
“Wafer Level Chip-Scale Packaging by Qu, Shichun, Liu, Yong presents good technical insights of wafer-level chip scale packaging (WLCSP) technology, suitable for both industry and academic practitioners. … It is a good reference to demonstrate the alternate wafer-level chip scale packaging, and can serve as a very informative technical reference. … The book is valuable as a learning tool for WLCSP and its clear relevance to real-world industry practices make it useful for both students and reliability practitioners.” (Chong Leong Gan and Uda Hashim, Microelectronics Reliability, August, 2015)
Textul de pe ultima copertă
This book presents a state-of-art and in-depth overview in analog and power WLCSP design, material characterization, reliability, and modeling. Recent advances in analog and power electronic WLCSP packaging are presented based on the development of analog technology and power device integration. The book covers in detail how advances in semiconductor content, analog and power advanced WLCSP design, assembly, materials, and reliability have co-enabled significant advances in fan-in and fan-out with redistributed layer (RDL) of analog and power device capability during recent years. Along with new analog and power WLCSP development, the role of modeling is a key to assure successful package design. An overview of the analog and power WLCSP modeling and typical thermal, electrical, and stress modeling methodologies is also provided.
This book also:
· Covers the development of wafer-level power discrete packaging with regular wafer-level design concepts and directlybumping technology
· Introduces the development of the analog and power SIP/3D/TSV/stack die packaging technology
· Presents the wafer-level analog IC packaging design through fan-in and fan-out with RDLs
This book also:
· Covers the development of wafer-level power discrete packaging with regular wafer-level design concepts and directlybumping technology
· Introduces the development of the analog and power SIP/3D/TSV/stack die packaging technology
· Presents the wafer-level analog IC packaging design through fan-in and fan-out with RDLs
Caracteristici
Covers the development of wafer level power discrete packaging with regular wafer level design concept and directly bumping technology Introduces the development of the analog and power SIP/3D/TSV/stack die packaging technology Presents the wafer level analog IC packaging design through fan-in and fan-out with RDLs