Cantitate/Preț
Produs

Completion Detection in Asynchronous Circuits: Toward Solution of Clock-Related Design Challenges

Autor Pallavi Srivastava
en Limba Engleză Paperback – 11 noi 2023
This book is intended for designers with experience in traditional (clocked) circuit design, seeking information about asynchronous circuit design, in order to determine if it would be advantageous to adopt asynchronous methodologies in their next design project.  The author introduces a generic approach for implementing a deterministic completion detection scheme for asynchronous bundled data circuits that incorporates a data-dependent computational process, taking advantage of the average-case delay. The author validates the architecture using a barrel shifter, as shifting is the basic operation required by all the processors. The generic architecture proposed in this book for a deterministic completion detection scheme for bundled data circuits will facilitate researchers in considering the asynchronous design style for developing digital circuits.

Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 56446 lei  6-8 săpt.
  Springer International Publishing – 11 noi 2023 56446 lei  6-8 săpt.
Hardback (1) 57054 lei  6-8 săpt.
  Springer International Publishing – 10 noi 2022 57054 lei  6-8 săpt.

Preț: 56446 lei

Preț vechi: 66407 lei
-15% Nou

Puncte Express: 847

Preț estimativ în valută:
10806 11232$ 8959£

Carte tipărită la comandă

Livrare economică 06-20 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783031183997
ISBN-10: 3031183991
Ilustrații: XV, 119 p. 65 illus., 51 illus. in color.
Dimensiuni: 155 x 235 mm
Greutate: 0.2 kg
Ediția:1st ed. 2022
Editura: Springer International Publishing
Colecția Springer
Locul publicării:Cham, Switzerland

Cuprins

Introduction to asynchronous circuit design.- "Preliminary considerations for asynchronous circuit design.".- "Completion detection schemes for asynchronous design style".- Case Studies: Barrel shifter and binary adders.- "Generic Architecture of deterministic completion detection scheme".-  Architecture optimization using deterministic completion detection".- Simulations.

Notă biografică

Pallavi Srivastava holds a Ph.D. in Electronics Engineering from Taylor's University, Malaysia (2022). She is an innovative and passionate educator having nine years of experience in industry and academics. She received her Master of Technology in Control Systems from VJTI, Mumbai, India (2012), and Bachelor of Technology in Electronics and Communication Engineering from Uttar Pradesh Technical University, India (2009), both with first-class honors. Her Master's dissertation was focused on designing an observer for Quantum Systems using Contraction Theory which is a recently developed nonlinear control system tool. Her research work also includes the design of fractional order controllers for robotic manipulators. She has authored papers in peer-reviewed journals and international conferences. Currently, Pallavi is working on the asynchronous design of digital circuits and its application. More precisely, she is working towards developing a deterministic completion detection scheme for single-rail asynchronous circuits.


Textul de pe ultima copertă

This book is intended for designers with experience in traditional (clocked) circuit design, seeking information about asynchronous circuit design, in order to determine if it would be advantageous to adopt asynchronous methodologies in their next design project.  The author introduces a generic approach for implementing a deterministic completion detection scheme for asynchronous bundled data circuits that incorporates a data-dependent computational process, taking advantage of the average-case delay. The author validates the architecture using a barrel shifter, as shifting is the basic operation required by all the processors. The generic architecture proposed in this book for a deterministic completion detection scheme for bundled data circuits will facilitate researchers in considering the asynchronous design style for developing digital circuits.

  • Analyzes circuit design techniques in the context of timing constraints;
  • Develops a generic, deterministic completion detection scheme for asynchronous circuits using bundled data protocol;
  • Demonstrates a single-precision, asynchronous bundled data barrel shifter to validate the completion detection scheme.

Caracteristici

Analyzes circuit design techniques in the context of timing constraints Develops a generic, deterministic completion detection scheme Demonstrates a single-precision, asynchronous bundled data barrel shifter