Cantitate/Preț
Produs

Constraining Designs for Synthesis and Timing Analysis: A Practical Guide to Synopsys Design Constraints (SDC)

Autor Sridhar Gangadharan, Sanjay Churiwala
en Limba Engleză Paperback – 23 iun 2015
This book serves as a hands-on guide to timing constraints in integrated circuit design.  Readers will learn to maximize performance of their IC designs, by specifying timing requirements correctly.  Coverage includes key aspects of the design flow impacted by timing constraints, including synthesis, static timing analysis and placement and routing.  Concepts needed for specifying timing requirements are explained in detail and then applied to specific stages in the design flow, all within the context of Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 62768 lei  6-8 săpt.
  Springer – 23 iun 2015 62768 lei  6-8 săpt.
Hardback (1) 87906 lei  6-8 săpt.
  Springer – 7 mai 2013 87906 lei  6-8 săpt.

Preț: 62768 lei

Preț vechi: 73844 lei
-15% Nou

Puncte Express: 942

Preț estimativ în valută:
12016 12358$ 9969£

Carte tipărită la comandă

Livrare economică 19 februarie-05 martie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9781489989161
ISBN-10: 1489989161
Pagini: 256
Ilustrații: XXVII, 226 p.
Dimensiuni: 155 x 235 x 17 mm
Greutate: 0.36 kg
Ediția:2013
Editura: Springer
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Professional/practitioner

Cuprins

Introduction.- Synthesis Basics.- Timing Analysis and Constraints.- SDC Extensions through Tcl.- Clocks.- Generated Clocks.- Clock Groups.- Other Clock Characteristics.- Port Delays.- Completing Port Constraints.- False Paths.- Multi Cycle Paths.- Combinatorial Paths.- Modal Analysis.- Managing Your Constraints.- Miscellaneous SDC Commands.- XDC: Xilinx Extensions To SDC.

Notă biografică

Sanjay Churiwala is an Electronics Engineer from IIT Kharagpur, with two decades of experience in EDA and VLSI. His interest areas include rule checking, synthesis, simulation, STA, Power and Clock Domain Crossings and Synchronization. He currently works at Hyderabad office of Xilinx.
Sridhar Gangadharan  is a Senior Product Engineering Director for Timing Constraints Analysis and SpyGlass  RTL Analysis Products at Atrenta. He has over 20 years of experience in the electronic design automation industry. His interest areas include RTL verification, timing closure, delay calculation and memory compilers. He holds a Bachelors degree in Computer Science and Engineering from Indian Institute of Technology in Delhi. He is based in San Jose, CA.

Textul de pe ultima copertă

This book serves as a hands-on guide to timing constraints in integrated circuit design.  Readers will learn to maximize performance of their IC designs, by specifying timing requirements correctly.  Coverage includes key aspects of the design flow impacted by timing constraints, including synthesis, static timing analysis and placement and routing.  Concepts needed for specifying timing requirements are explained in detail and then applied to specific stages in the design flow, all within the context of Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints.
 ·         Provides a hands-on guide to synthesis and timing analysis, using Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints;
·         Includes key topics of interest to a synthesis, static timing analysis or  place and route engineer;
·         Explains which constraints command to use for ease of maintenance and reuse, given several options possible to achieve the same effect on timing;
·         Explains fundamental concepts and provides exact command syntax.

Caracteristici

Provides a hands-on guide to create constraints for synthesis and timing analysis, using Synopsys Design Constraints (SDC), the industry-leading format for specifying constraints Explains fundamental concepts around SDC constraints and its application in a design Explains SDC command syntax, semantics and options Includes key topics of interest to a synthesis, static timing analysis or place and route engineer Explains which constraints command to use for ease of maintenance and reuse, given several options possible to achieve the same effect on timing Includes supplementary material: sn.pub/extras