Cantitate/Preț
Produs

Efficient Test Methodologies for High-Speed Serial Links: Lecture Notes in Electrical Engineering, cartea 51

Autor Dongwoo Hong, Kwang-Ting Cheng
en Limba Engleză Paperback – mar 2012
Efficient Test Methodologies for High-Speed Serial Links describes in detail several new and promising techniques for cost-effectively testing high-speed interfaces with a high test coverage. One primary focus of Efficient Test Methodologies for High-Speed Serial Links is on efficient testing methods for jitter and bit-error-rate (BER), which are widely used for quantifying the quality of a communication system. Various analysis as well as experimental results are presented to demonstrate the validity of the presented techniques.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 106782 lei  6-8 săpt.
  SPRINGER NETHERLANDS – mar 2012 106782 lei  6-8 săpt.
Hardback (1) 85552 lei  6-8 săpt.
  SPRINGER NETHERLANDS – 7 dec 2009 85552 lei  6-8 săpt.

Din seria Lecture Notes in Electrical Engineering

Preț: 106782 lei

Preț vechi: 133477 lei
-20% Nou

Puncte Express: 1602

Preț estimativ în valută:
20442 21249$ 16949£

Carte tipărită la comandă

Livrare economică 07-21 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9789400730946
ISBN-10: 9400730942
Pagini: 112
Ilustrații: XII, 98 p.
Dimensiuni: 155 x 235 x 6 mm
Greutate: 0.17 kg
Ediția:2010
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Lecture Notes in Electrical Engineering

Locul publicării:Dordrecht, Netherlands

Public țintă

Research

Cuprins

An Efficient Jitter Measurement Technique.- BER Estimation for Linear Clock and Data Recovery Circuit.- BER Estimation for Non-linear Clock and Data Recovery Circuit.- Gaps in Timing Margining Test.- An Accurate Jitter Estimation Technique.- A Two-Tone Test Method for Continuous-Time Adaptive Equalizers.- Conclusions.

Textul de pe ultima copertă

With the increasing demand for higher data bandwidth, communication systems’ data rates have reached the multi-gigahertz range and even beyond. Advances in semiconductor technologies have accelerated the adoption of high-speed serial interfaces, such as PCI-Express, Serial-ATA, and XAUI, in order to mitigate the high pin-count and the data-channel skewing problems. However, with the increasing number of I/O pins and greater data rates, significant challenges arise for testing high-speed interfaces in terms of test cost and quality, especially in high volume manufacturing (HVM) environments. Efficient Test Methodologies for High-Speed Serial Links describes in detail several new and promising techniques for cost-effectively testing high-speed interfaces with a high test coverage. One primary focus of Efficient Test Methodologies for High-Speed Serial Links is on efficient testing methods for jitter and bit-error-rate (BER), which are widely used for quantifying the quality of a communication system. Various analysis as well as experimental results are presented to demonstrate the validity of the presented techniques.

Caracteristici

Overview of the state-of-the-art testing techniques for high-speed serial links Analysis of clock and data recovery circuits’ characteristics and their effects on system performance Analysis of jitter characteristics and its measurement techniques