Cantitate/Preț
Produs

New Approach to Low Power Full Adder Cell

Autor Tripti Sharma, Shiwani Singh, K. G. Sharma
en Limba Engleză Paperback – 23 mai 2012
In recent years, low power design has become one of the prime focuses for digital VLSI circuits. As technology scales down, leakage currents in contemporary CMOS logic have become one of the main power consumers. Contrary to conventional methods for power reduction, operation of digital circuits in the subthreshold region minimizes power consumption in low-frequency systems. This book is based on pre-layout and post-layout simulations of a modified 9T full adder and 9T full adder circuit in subthreshold as well as super threshold region. The 9T circuit consists of a new logic, which is used to implement Sum module. This design remarkably reduces power consumption hence improves power-delay product (PDP) and temperature sustainability along with noise immunity and threshold loss when compared with the modified 8T adder. This book, therefore, provides a new metric of implementing high performance full adder circuit. This analysis should help shed some light on the new and exciting approach for achieving low power and high throughput adder cell and should be especially useful to post graduate students and research scholars in VLSI circuit design field.
Citește tot Restrânge

Preț: 31694 lei

Nou

Puncte Express: 475

Preț estimativ în valută:
6067 6368$ 5011£

Carte tipărită la comandă

Livrare economică 31 ianuarie-14 februarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9783659137679
ISBN-10: 3659137677
Pagini: 84
Dimensiuni: 152 x 229 x 5 mm
Greutate: 0.14 kg
Editura: LAP LAMBERT ACADEMIC PUBLISHING AG & CO KG
Colecția LAP Lambert Academic Publishing