Advanced Verification Techniques: A SystemC Based Approach for Successful Tapeout
Autor Leena Singh, Leonard Druckeren Limba Engleză Paperback – 7 dec 2010
- Stuart Swan
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 913.26 lei 6-8 săpt. | |
Springer Us – 7 dec 2010 | 913.26 lei 6-8 săpt. | |
Hardback (1) | 919.50 lei 6-8 săpt. | |
Springer Us – 8 iun 2004 | 919.50 lei 6-8 săpt. |
Preț: 913.26 lei
Preț vechi: 1113.74 lei
-18% Nou
Puncte Express: 1370
Preț estimativ în valută:
174.79€ • 184.39$ • 145.66£
174.79€ • 184.39$ • 145.66£
Carte tipărită la comandă
Livrare economică 03-17 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781441954091
ISBN-10: 1441954090
Pagini: 400
Ilustrații: XVIII, 376 p.
Dimensiuni: 210 x 279 x 21 mm
Greutate: 0.55 kg
Ediția:Softcover reprint of the original 1st ed. 2004
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
ISBN-10: 1441954090
Pagini: 400
Ilustrații: XVIII, 376 p.
Dimensiuni: 210 x 279 x 21 mm
Greutate: 0.55 kg
Ediția:Softcover reprint of the original 1st ed. 2004
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
Verification Process.- Using SCV for Verification.- Functional Verification Testplan.- Testbench Concepts using SystemC.- Verification Methodology.- Regression/Setup and Run.- Functional Coverage.- Dynamic Memory Modeling.- Post Synthesis Gate Simulation.
Recenzii
"As chip size and complexity continue to grow exponentially, the challenges of functional verification are becoming a critical issue in the electronics industry. It is now commonly heard that logical errors missed during functional verification are the most common cause of chip re-spins, and that the costs associated with functional verification are now outweighing the costs of chip design. To cope with these challenges engineers are increasingly relying on new design and verification methodologies and languages. Transaction-based design and verification, constrained random stimulus generation, functional coverage analysis, and assertion-based verification are all techniques that advanced design and verification teams routinely use today. Engineers are also increasingly turning to design and verification models based on C/C++ and SystemC in order to build more abstract, higher performance hardware and software models and to escape the limitations of RTL HDLs. This new book, Advanced Verification Techniques, provides specific guidance for these advanced verification techniques. The book includes realistic examples and shows how SystemC and SCV can be applied to a variety of advanced design and verification tasks."
(Stuart Swan)
(Stuart Swan)
Caracteristici
Covers various processes followed for effective and efficient functional verification that guarantees first pass silicon success Shows how SystemC and SCV can be applied to a variety of advanced design & verification tasks Includes supplementary material: sn.pub/extras