Multi-Core Cache Hierarchies: Synthesis Lectures on Computer Architecture
Autor Rajeev Balasubramonian, Norman P. Jouppi, Naveen Muralimanoharen Limba Engleză Paperback – 23 mai 2011
Din seria Synthesis Lectures on Computer Architecture
- Preț: 359.05 lei
- 18% Preț: 690.22 lei
- 20% Preț: 281.76 lei
- Preț: 453.85 lei
- Preț: 226.98 lei
- Preț: 388.52 lei
- Preț: 353.79 lei
- Preț: 481.05 lei
- Preț: 261.32 lei
- Preț: 413.27 lei
- Preț: 494.18 lei
- Preț: 260.56 lei
- Preț: 194.92 lei
- Preț: 450.11 lei
- Preț: 319.21 lei
- Preț: 449.53 lei
- Preț: 264.41 lei
- Preț: 418.07 lei
- Preț: 386.22 lei
- Preț: 486.98 lei
- Preț: 383.71 lei
- Preț: 346.86 lei
- Preț: 265.18 lei
- Preț: 323.45 lei
- Preț: 260.18 lei
- Preț: 191.48 lei
- Preț: 206.29 lei
- Preț: 205.92 lei
- Preț: 205.70 lei
- Preț: 207.06 lei
- Preț: 260.95 lei
- Preț: 261.91 lei
- Preț: 192.63 lei
- Preț: 262.09 lei
- Preț: 259.41 lei
- Preț: 260.95 lei
- Preț: 456.66 lei
- Preț: 261.53 lei
- Preț: 486.42 lei
- Preț: 210.55 lei
- Preț: 387.58 lei
- Preț: 448.38 lei
- Preț: 264.20 lei
- Preț: 262.68 lei
- Preț: 263.06 lei
- 20% Preț: 288.91 lei
- Preț: 260.95 lei
- Preț: 313.82 lei
Preț: 264.20 lei
Nou
Puncte Express: 396
Preț estimativ în valută:
50.57€ • 52.59$ • 42.38£
50.57€ • 52.59$ • 42.38£
Carte tipărită la comandă
Livrare economică 13-27 martie
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9783031006067
ISBN-10: 3031006062
Ilustrații: XVI, 137 p.
Dimensiuni: 191 x 235 mm
Greutate: 0.28 kg
Editura: Springer International Publishing
Colecția Springer
Seria Synthesis Lectures on Computer Architecture
Locul publicării:Cham, Switzerland
ISBN-10: 3031006062
Ilustrații: XVI, 137 p.
Dimensiuni: 191 x 235 mm
Greutate: 0.28 kg
Editura: Springer International Publishing
Colecția Springer
Seria Synthesis Lectures on Computer Architecture
Locul publicării:Cham, Switzerland
Cuprins
Basic Elements of Large Cache Design.- Organizing Data in CMP Last Level Caches.- Policies Impacting Cache Hit Rates.- Interconnection Networks within Large Caches.- Technology.- Concluding Remarks.
Notă biografică
Rajeev Balasubramonian is a Professor at the School of Computing, University of Utah. He received his B.Tech. in Computer Science and Engineering from the Indian Institute of Technology, Bombay in 1998. He received his M.S. (2000)and Ph.D. (2003) from the University of Rochester. His primary research interests include memory systems, security, and application-specific architectures. Prof. Balasubramonian is a recipient of an NSF CAREER award, faculty research awards from IBM, Google, HPE, an Intel Outstanding Research Award, and various teaching awards at the University of Utah. He has co-authored papers that have been selected as IEEE Micro Top Picks (2007 and 2010) and that have received three best paper awards.
Norman P. Jouppi is an HP Senior Fellow and Director of the Intelligent Infrastructure Lab at HP Labs. He is known for his innovations in computer memory systems, including stream prefetch buffers, victim caching, multi-level exclusive caching and development of the CACTItool for modeling cache timing, area, and power. He has also been the principal architect and lead designer of several microprocessors, contributed to the architecture and design of graphics accelerators, and extensively researched video, audio, and physical telepresence. Jouppi received his Ph.D. in electrical engineering from Stanford University in 1984, where he was one of the principal architects and designers of the MIPS microprocessor,as well as a developer of techniques for CMOS VLSI timing verification. He currently serves as past chair of ACMSIGARCH and is a member of the Computing Research Association (CRA) board. He is on the editorial board of Communications of the ACM and IEEE Micro. He is a Fellow of the ACM and the IEEE, and holds more than 50 U.S. patents. He has published over 100 technical papers, with several best paper awards and one Symposium on Computer Architecture (ISCA) Influential Paper Award.
Naveen Muralimanohar is a senior researcher in the Intelligent Infrastructure Lab at HP Labs. His research focuses on designing reliable and efficient memory hierarchies and communication fabrics for high performance systems. He has published several influential papers on on-chip caches, including a best paper award and an IEEE Micro Top Pick for his work on large cache models with CACTI. He received his Ph.D. in computer science from the University of Utah and B.E in electrical engineering from the University of Madras.