Principles of Secure Processor Architecture Design: Synthesis Lectures on Computer Architecture
Autor Jakub Szeferen Limba Engleză Paperback – 18 oct 2018
This book aims to present the different challenges of secure processor architecture design to graduate students interested in research on architecture and hardware security and computer architects working in industry interested in adding security features to their designs. It aims to educate readers about how the different challenges have been solved in the past and what are the best practices, i.e., the principles, for design of new secure processor architectures. Based on the careful review of past work by many computer architects and security researchers, readers also will come to know the five basic principles needed for secure processor architecture design. The book also presents existing research challenges and potential new research directions. Finally, this book presents numerous design suggestions, as well as discusses pitfalls and fallacies that designers should avoid.
Din seria Synthesis Lectures on Computer Architecture
- 18% Preț: 690.22 lei
- 20% Preț: 271.18 lei
- Preț: 436.78 lei
- Preț: 251.38 lei
- Preț: 397.73 lei
- Preț: 218.33 lei
- Preț: 373.93 lei
- Preț: 462.92 lei
- Preț: 340.52 lei
- Preț: 475.59 lei
- Preț: 255.10 lei
- Preț: 311.36 lei
- Preț: 250.65 lei
- Preț: 187.49 lei
- Preț: 307.27 lei
- Preț: 432.62 lei
- Preț: 254.36 lei
- Preț: 402.35 lei
- Preț: 373.19 lei
- Preț: 468.65 lei
- Preț: 254.15 lei
- Preț: 333.86 lei
- Preț: 369.31 lei
- Preț: 250.28 lei
- Preț: 251.95 lei
- Preț: 185.28 lei
- Preț: 184.18 lei
- Preț: 198.43 lei
- Preț: 198.06 lei
- Preț: 197.87 lei
- Preț: 199.16 lei
- Preț: 251.01 lei
- Preț: 371.51 lei
- Preț: 252.12 lei
- Preț: 249.54 lei
- Preț: 251.01 lei
- Preț: 441.28 lei
- Preț: 251.58 lei
- Preț: 468.11 lei
- Preț: 202.52 lei
- Preț: 373.02 lei
- Preț: 431.52 lei
- Preț: 254.15 lei
- Preț: 252.68 lei
- Preț: 253.05 lei
- 20% Preț: 288.91 lei
- Preț: 251.01 lei
- Preț: 302.09 lei
Preț: 433.20 lei
Nou
Puncte Express: 650
Preț estimativ în valută:
82.91€ • 87.45$ • 69.29£
82.91€ • 87.45$ • 69.29£
Carte tipărită la comandă
Livrare economică 31 decembrie 24 - 14 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9783031006326
ISBN-10: 3031006321
Pagini: 154
Ilustrații: XXII, 154 p.
Dimensiuni: 191 x 235 mm
Greutate: 0.31 kg
Editura: Springer International Publishing
Colecția Springer
Seria Synthesis Lectures on Computer Architecture
Locul publicării:Cham, Switzerland
ISBN-10: 3031006321
Pagini: 154
Ilustrații: XXII, 154 p.
Dimensiuni: 191 x 235 mm
Greutate: 0.31 kg
Editura: Springer International Publishing
Colecția Springer
Seria Synthesis Lectures on Computer Architecture
Locul publicării:Cham, Switzerland
Cuprins
Preface.- Acknowledgments.- Introduction.- Basic Computer Security Concepts.- Secure Processor Architectures.- Trusted Execution Environments.- Hardware Root of Trust.- Memory Protections.- Multiprocessor and Many-Core Protections.- Side-Channel Threats and Protections.- Security Verification of Processor Architectures.- Principles of Secure Processor Architecture Design.- Bibliography.- Online Resources.- Author's Biography.
Notă biografică
Jakub Szefers research interests are at the intersection of computer architecture and hardware security. Jakubs recent projects focus on security verification of processor architectures; hardware (FPGA) implementation of cryptographic algorithms, especially post-quantum cryptographic (PQC) algorithms; Cloud FPGA security; designs of new Physically Unclonable Functions (PUFs); and leveraging physical properties of computer hardware for new cryptographic and security applications. Jakubs research is currently supported through National Science Foundation and industry donations. Jakub is a recipient of a 2017 NSF CAREER award. In the summer of 2013, he became an Assistant Professor of Electrical Engineering at Yale University, where he started the Computer Architecture and Security Laboratory (CAS Lab). Prior to joining Yale, he received Ph.D. and M.A. degrees in Electrical Engineering from Princeton University, where he worked with his advisor, Prof. Ruby B. Lee, on secure processor architectures. He received a B.S. with highest honors in Electrical and Computer Engineering from the University of Illinois at Urbana-Champaign.