Time-interleaved Analog-to-Digital Converters: Analog Circuits and Signal Processing
Autor Simon Louwsma, Ed van Tuijl, Bram Nautaen Limba Engleză Paperback – 13 dec 2014
The design of power efficient sub-ADCs is addressed with a theoretical analysis of a successive approximation converter and a pipeline converter. It turns out that the first can consume about 10 times less power than the latter, and this conclusion is supported by literature.
Time-interleaved Analog-to-Digital Converters describes the design of a high performance time-interleaved ADC, with much attention for practical design aspects, aiming at both industry and research. Measurements show best-inclass performance with a sample-rate of 1.8 GS/s, 7.9 ENOBs and a power efficiency of 1 pJ/conversion-step.
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 615.38 lei 6-8 săpt. | |
SPRINGER NETHERLANDS – 13 dec 2014 | 615.38 lei 6-8 săpt. | |
Hardback (1) | 621.27 lei 6-8 săpt. | |
SPRINGER NETHERLANDS – 18 sep 2010 | 621.27 lei 6-8 săpt. |
Din seria Analog Circuits and Signal Processing
- 9% Preț: 628.98 lei
- Preț: 377.30 lei
- 15% Preț: 618.08 lei
- 15% Preț: 613.15 lei
- 15% Preț: 623.65 lei
- 15% Preț: 618.57 lei
- 18% Preț: 914.79 lei
- 18% Preț: 892.11 lei
- 15% Preț: 620.78 lei
- 15% Preț: 623.48 lei
- 15% Preț: 621.74 lei
- 15% Preț: 613.46 lei
- 18% Preț: 861.60 lei
- 18% Preț: 917.40 lei
- 15% Preț: 614.44 lei
- 15% Preț: 622.67 lei
- 18% Preț: 812.40 lei
- 15% Preț: 623.79 lei
- 15% Preț: 621.58 lei
- 18% Preț: 920.64 lei
- 15% Preț: 624.11 lei
- 15% Preț: 613.78 lei
- 15% Preț: 617.28 lei
- 15% Preț: 616.33 lei
- 15% Preț: 617.46 lei
- 18% Preț: 917.09 lei
- 18% Preț: 917.56 lei
- 18% Preț: 914.50 lei
- 18% Preț: 1080.95 lei
- 15% Preț: 618.08 lei
- 15% Preț: 615.07 lei
- 15% Preț: 617.59 lei
- 18% Preț: 862.51 lei
- 18% Preț: 915.71 lei
- 18% Preț: 1347.23 lei
- 18% Preț: 1083.25 lei
- 15% Preț: 615.53 lei
- 15% Preț: 622.67 lei
- 15% Preț: 620.30 lei
- 15% Preț: 624.11 lei
- 18% Preț: 920.64 lei
- 15% Preț: 622.36 lei
- 15% Preț: 622.52 lei
- 15% Preț: 613.32 lei
- 18% Preț: 915.88 lei
- 15% Preț: 622.84 lei
- 20% Preț: 555.51 lei
- 18% Preț: 974.58 lei
- 18% Preț: 916.18 lei
Preț: 615.38 lei
Preț vechi: 723.98 lei
-15% Nou
Puncte Express: 923
Preț estimativ în valută:
117.78€ • 122.76$ • 98.05£
117.78€ • 122.76$ • 98.05£
Carte tipărită la comandă
Livrare economică 04-18 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9789400799516
ISBN-10: 9400799519
Pagini: 152
Ilustrații: XVI, 136 p.
Dimensiuni: 155 x 235 x 8 mm
Greutate: 0.23 kg
Ediția:2011
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Analog Circuits and Signal Processing
Locul publicării:Dordrecht, Netherlands
ISBN-10: 9400799519
Pagini: 152
Ilustrații: XVI, 136 p.
Dimensiuni: 155 x 235 x 8 mm
Greutate: 0.23 kg
Ediția:2011
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Analog Circuits and Signal Processing
Locul publicării:Dordrecht, Netherlands
Public țintă
ResearchCuprins
1. Introduction. – 2. Time-interleaved Track and Holds.- 3. Sub-ADC architectures for time-interleaved ADCs. – 4. Implementation of a high-speed time-interleaved ADC. – 5. Summary and conclusions.
Textul de pe ultima copertă
Time-interleaved Analog-to-Digital Converters describes the research performed on low-power time-interleaved ADCs. A detailed theoretical analysis is made of the time-interleaved Track & Hold, since it must be capable of handling signals in the GHz range with little distortion, and minimal power consumption. Timing calibration is not attractive, therefore design techniques are presented which do not require timing calibration.
The design of power efficient sub-ADCs is addressed with a theoretical analysis of a successive approximation converter and a pipeline converter. It turns out that the first can consume about 10 times less power than the latter, and this conclusion is supported by literature.
Time-interleaved Analog-to-Digital Converters describes the design of a high performance time-interleaved ADC, with much attention for practical design aspects, aiming at both industry and research. Measurements show best-inclass performance with a sample-rate of 1.8 GS/s, 7.9 ENOBs and a power efficiency of 1 pJ/conversion-step.
The design of power efficient sub-ADCs is addressed with a theoretical analysis of a successive approximation converter and a pipeline converter. It turns out that the first can consume about 10 times less power than the latter, and this conclusion is supported by literature.
Time-interleaved Analog-to-Digital Converters describes the design of a high performance time-interleaved ADC, with much attention for practical design aspects, aiming at both industry and research. Measurements show best-inclass performance with a sample-rate of 1.8 GS/s, 7.9 ENOBs and a power efficiency of 1 pJ/conversion-step.
Caracteristici
Comprehensive theoretical analysis of the building blocks of a time-interleaved ADC Easy readable with a lot of practical design techniques aiming at both industry and research Focus on low-power design techniques including successive approximation ADCs Presentation of a state-of-the-art high-speed low-power 1.8 GS/s ADC Includes supplementary material: sn.pub/extras