Cantitate/Preț
Produs

High Speed Serdes Devices and Applications

Autor David Robert Stauffer, Jeanne Trinko Mechler, Michael A. Sorna, Kent Dramstad, Clarence Rosser Ogilvie, Amanullah Mohammad, James Donald Rockrohr
en Limba Engleză Hardback – 23 oct 2008
The simplest method of transferring data through the inputs or outputs of a silicon chip is to directly connect each bit of the datapath from one chip to the next chip. Once upon a time this was an acceptable approach. However, one aspect (and perhaps the only aspect) of chip design which has not changed during the career of the authors is Moore’s Law, which has dictated substantial increases in the number of circuits that can be manufactured on a chip. The pin densities of chip packaging technologies have not increased at the same pace as has silicon density, and this has led to a prevalence of High Speed Serdes (HSS) devices as an inherent part of almost any chip design. HSS devices are the dominant form of input/output for many (if not most) high-integration chips, moving serial data between chips at speeds up to 10 Gbps and beyond. Chip designers with a background in digital logic design tend to view HSS devices as simply complex digital input/output cells. This view ignores the complexity associated with serially moving billions of bits of data per second. At these data rates, the assumptions associated with digital signals break down and analog factors demand consideration. The chip designer who oversimplifies the problem does so at his or her own peril.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 119118 lei  6-8 săpt.
  Springer Us – 5 noi 2010 119118 lei  6-8 săpt.
Hardback (1) 119457 lei  6-8 săpt.
  Springer Us – 23 oct 2008 119457 lei  6-8 săpt.

Preț: 119457 lei

Preț vechi: 145680 lei
-18% Nou

Puncte Express: 1792

Preț estimativ în valută:
22861 24044$ 19043£

Carte tipărită la comandă

Livrare economică 03-17 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9780387798332
ISBN-10: 0387798331
Pagini: 484
Ilustrații: XIV, 490 p. 20 illus.
Dimensiuni: 155 x 235 x 30 mm
Greutate: 0.79 kg
Ediția:2009
Editura: Springer Us
Colecția Springer
Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

Serdes Concepts.- HSS Features and Functions.- HSS Architecture and Design.- Protocol Logic and Specifications.- Overview of Protocol Standards.- Reference Clocks.- Test and Diagnostics.- Signal Integrity.- Power Analysis.- Chip Integration.

Textul de pe ultima copertă

High Speed Serdes Devices and Applications provides a broad understanding of High Speed Serdes (HSS) device usage. The material focuses on HSS devices, and the consolidation of related topics into a single text. Chip and system designers using HSS devices must have detailed knowledge of both the features and functions of the HSS device, and the applications in which they are used. Also designers must have a working knowledge of related subjects, including: reference clock architectures, signal integrity, power dissipation, and test features and functions. The authors consolidate these topics with a specific focus on HSS devices. This approach provides the chip designer sufficient background information for using HSS devices on their chips.
The chapters can be viewed as four distinct sections. The first section relates to the features, functions, and design of HSS devices. Second are chapters that describe the features and functions of protocol logic used to implement various network protocol interface standards. The third section covers specialized topics related to HSS cores. Finally, characteristics of typical design kit models to facilitate integration within the chip design are discussed.
High Speed Serdes Devices and Applications is a useful resource for chip designers using HSS devices in their chip design.

Caracteristici

Provides information on the features and functions typically found on HSS devices Explains how HSS devices are used in protocol applications Describes the features, functions, and considerations associated with designing and analyzing a reference clock distribution network Includes information on how to test HSS hardware and analyze signal integrity Discusses special topics related to design kits for HSS cores