Cantitate/Preț
Produs

On-Chip Interconnect with aelite: Composable and Predictable Systems: Embedded Systems

Autor Andreas Hansson, Kees Goossens
en Limba Engleză Paperback – dec 2012
The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 66686 lei  6-8 săpt.
  Springer – dec 2012 66686 lei  6-8 săpt.
Hardback (1) 91100 lei  6-8 săpt.
  Springer – 28 oct 2010 91100 lei  6-8 săpt.

Din seria Embedded Systems

Preț: 66686 lei

Preț vechi: 78454 lei
-15% Nou

Puncte Express: 1000

Preț estimativ în valută:
12763 13464$ 10636£

Carte tipărită la comandă

Livrare economică 02-16 ianuarie 25

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9781461427117
ISBN-10: 1461427118
Pagini: 220
Ilustrații: X, 210 p.
Dimensiuni: 155 x 235 x 12 mm
Greutate: 0.31 kg
Ediția:2011
Editura: Springer
Colecția Springer
Seria Embedded Systems

Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

Introduction; Proposed Solution; Dimensioning; Allocation; Instantiation; Verification; Case Study; Related Work; Conclusions and Future Work.

Textul de pe ultima copertă

On-Chip Interconnect with aelite: Composable and Predictable Systemsby: (Authors)Andreas HanssonKees Goossens Embedded systems are comprised of components integrated on a single circuit, a System on Chip (SoC). One of the critical elements of such an SoC, and the focus of this work, is the on-chip interconnect that enables different components to communicate witheach other. The book provides a comprehensive description and implementation methodology for the Philips/NXP Aethereal/aelite Network-on-Chip (NoC). The presentation offers a systems perspective, starting from the system requirements and deriving and describing the resulting hardware architectures, embedded software, and accompanying design flow. Readers get an in depth view of the interconnect requirements, not centered only on performance and scalability, but also the multi-faceted, application-driven requirements, in particular composability and predictability. The book shows how these qualitative requirements are implemented in a state-of-the-art on-chip interconnect, and presents the realistic, quantitative costs. •Uses real-world illustrations extensively, in the form of case studies and examples that communicate the power of the methods presented;•Uses one consistent, running example throughout the book. This example is introduced in the introductory chapter and supports the presentation throughout the work, with additional details given in each chapter;•Content has both breadth (architecture, resource allocation, hardware/software instantiation, formal verification) and depth (block-level architecture description, allocation algorithms, complete run-time APIs, detailed formal models, complete case studies mapped to FPGAs);•Includes numerous case studies, e.g. a JPEG decoder, set-top box and digital radio design.

Caracteristici

Includes supplementary material: sn.pub/extras