Routing Congestion in VLSI Circuits: Estimation and Optimization: Integrated Circuits and Systems
Autor Prashant Saxena, Rupesh S. Shelar, Sachin Sapatnekaren Limba Engleză Hardback – 18 apr 2007
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 675.30 lei 6-8 săpt. | |
Springer Us – 29 noi 2010 | 675.30 lei 6-8 săpt. | |
Hardback (1) | 922.15 lei 6-8 săpt. | |
Springer Us – 18 apr 2007 | 922.15 lei 6-8 săpt. |
Din seria Integrated Circuits and Systems
- 23% Preț: 927.09 lei
- 15% Preț: 639.37 lei
- 15% Preț: 623.34 lei
- 18% Preț: 1348.77 lei
- 18% Preț: 1178.63 lei
- 18% Preț: 927.07 lei
- 15% Preț: 632.24 lei
- 20% Preț: 959.78 lei
- 18% Preț: 924.77 lei
- 15% Preț: 676.55 lei
- 18% Preț: 923.24 lei
- 18% Preț: 922.94 lei
- 18% Preț: 926.46 lei
- 24% Preț: 805.36 lei
- 20% Preț: 968.75 lei
- 15% Preț: 615.85 lei
- 18% Preț: 921.99 lei
- 20% Preț: 625.20 lei
- 18% Preț: 1192.11 lei
- 24% Preț: 803.79 lei
- 15% Preț: 631.25 lei
- 18% Preț: 759.22 lei
- 15% Preț: 617.13 lei
- 18% Preț: 972.57 lei
- 15% Preț: 675.30 lei
- 18% Preț: 914.05 lei
- 15% Preț: 623.02 lei
- 18% Preț: 860.21 lei
- 18% Preț: 919.68 lei
- 18% Preț: 917.27 lei
- 15% Preț: 616.02 lei
- 18% Preț: 917.56 lei
- 18% Preț: 914.05 lei
- 18% Preț: 915.71 lei
- 18% Preț: 925.85 lei
- 15% Preț: 617.13 lei
- 23% Preț: 570.63 lei
- 18% Preț: 925.53 lei
Preț: 922.15 lei
Preț vechi: 1124.58 lei
-18% Nou
Puncte Express: 1383
Preț estimativ în valută:
176.50€ • 183.96$ • 146.93£
176.50€ • 183.96$ • 146.93£
Carte tipărită la comandă
Livrare economică 04-18 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9780387300375
ISBN-10: 0387300376
Pagini: 248
Ilustrații: XIV, 250 p.
Dimensiuni: 155 x 235 x 21 mm
Greutate: 0.56 kg
Ediția:2007
Editura: Springer Us
Colecția Springer
Seria Integrated Circuits and Systems
Locul publicării:New York, NY, United States
ISBN-10: 0387300376
Pagini: 248
Ilustrații: XIV, 250 p.
Dimensiuni: 155 x 235 x 21 mm
Greutate: 0.56 kg
Ediția:2007
Editura: Springer Us
Colecția Springer
Seria Integrated Circuits and Systems
Locul publicării:New York, NY, United States
Public țintă
Professional/practitionerCuprins
The Origins of Congestion.- An Introduction to Routing Congestion.- The Estimation of Congestion.- Placement-level Metrics for Routing Congestion.- Synthesis-level Metrics for Routing Congestion.- The Optimization of Congestion.- Congestion Optimization During Interconnect Synthesis and Routing.- Congestion Optimization During Placement.- Congestion Optimization During Technology Mapping and Logic Synthesis.- Congestion Implications of High Level Design.
Textul de pe ultima copertă
With the dramatic increases in on-chip packing densities, routing congestion has become a major problem in chip design. The problem is especially acute as interconnects are also the performance bottleneck in integrated circuits. The solution lies in judicious resource management. This involves intelligent allocation of the available interconnect resources, up-front planning of the wire routes for even wire distributions, and transformations that make the physical synthesis flow congestion-aware.
Routing Congestion in VLSI Circuits: Estimation and Optimization provides the reader with a complete understanding of the root causes of routing congestion in present-day and future VLSI circuits, available techniques for estimating and optimizing this congestion, and a critical analysis of the accuracy and effectiveness of these techniques, so that the reader may prudently choose an approach that is appropriate to their design goals. The scope of the work includes metrics and optimization techniques for routing congestion at various stages of the VLSI design flow, including the architectural level, the logic synthesis/technology mapping level, the placement phase, and the routing step. A particular focus of this work is on the congestion issues that deal primarily with standard cell based design.
Routing Congestion in VLSI Circuits: Estimation and Optimization is a valuable reference for CAD developers and researchers, design methodology engineers, VLSI design and CAD students, and VLSI design engineers.
Routing Congestion in VLSI Circuits: Estimation and Optimization provides the reader with a complete understanding of the root causes of routing congestion in present-day and future VLSI circuits, available techniques for estimating and optimizing this congestion, and a critical analysis of the accuracy and effectiveness of these techniques, so that the reader may prudently choose an approach that is appropriate to their design goals. The scope of the work includes metrics and optimization techniques for routing congestion at various stages of the VLSI design flow, including the architectural level, the logic synthesis/technology mapping level, the placement phase, and the routing step. A particular focus of this work is on the congestion issues that deal primarily with standard cell based design.
Routing Congestion in VLSI Circuits: Estimation and Optimization is a valuable reference for CAD developers and researchers, design methodology engineers, VLSI design and CAD students, and VLSI design engineers.
Caracteristici
Provides an in-depth treatment of routing congestion in VLSI circuits Comprehensively surveys the work done and points to challenges for the future Equips readers with the knowledge to prudently choose an approach that is appropriate to their design goals Includes supplementary material: sn.pub/extras