Cantitate/Preț
Produs

Nanoscale Memory Repair: Integrated Circuits and Systems

Autor Masashi Horiguchi, Kiyoo Itoh
en Limba Engleză Paperback – 24 feb 2013
Yield and reliability of memories have degraded with device and voltage scaling in the nano-scale era, due to ever-increasing hard/soft errors and device parameter variations. This book systematically describes these yield and reliability issues in terms of mathematics and engineering, as well as an array of repair techniques, based on the authors’ long careers in developing memories and low-voltage CMOS circuits. Nanoscale Memory Repair gives a detailed explanation of the various yield models and calculations, as well as various, practical logic and circuits that are critical for higher yield and reliability.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 57064 lei  38-44 zile
  Springer – 24 feb 2013 57064 lei  38-44 zile
Hardback (1) 94147 lei  43-57 zile
  Springer – 13 ian 2011 94147 lei  43-57 zile

Din seria Integrated Circuits and Systems

Preț: 57064 lei

Preț vechi: 74109 lei
-23% Nou

Puncte Express: 856

Preț estimativ în valută:
10929 11260$ 9155£

Carte tipărită la comandă

Livrare economică 19-25 februarie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9781461427940
ISBN-10: 1461427940
Pagini: 228
Ilustrații: X, 218 p.
Dimensiuni: 155 x 235 x 12 mm
Greutate: 0.33 kg
Ediția:2011
Editura: Springer
Colecția Springer
Seria Integrated Circuits and Systems

Locul publicării:New York, NY, United States

Public țintă

Research

Cuprins

An Introduction to Repair Techniques: Basics of Redundancy.- Basics of Error Checking and Correction.- Comparison between Redundancy and ECC.- Repairs of Logic Circuits.- Redundancy: Models of Fault Distribution.- Yield Improvement through Redundancy.- Replacement Schemes.- Intra-Subarray Replacement.- Inter-Subarray Replacement.- Subarray Replacement.- Devices for Storing Addresses.- Testing for Redundancy.- Error Checking and Correction: Linear Algebra and Linear Codes.- Galois Field.- Error-Correcting Codes.- Coding and Decoding Circuits.- Theoretical Reduction in Soft-Error and Hard-Error Rates.- Application of ECC.- Testing for ECC.- Synergistic Effect of Redundancy and ECC: Repair of Bit Faults using Synergistic Effect.- Application of Synergistic Effect.

Textul de pe ultima copertă

Yield and reliability of memories have degraded with device and voltage scaling in the nano-scale era, due to ever-increasing hard/soft errors and device parameter variations. As a result, repair techniques have been indispensable for nano-scale memories. Without these techniques, even modern MPUs/ SoCs, in which memories have dominated the area and performance, could not have been designed successfully.
This book systematically describes these yield and reliability issues in terms of mathematics and engineering, as well as an array of repair techniques, based on the authors’ long careers in developing memories and low-voltage CMOS circuits. Nanoscale Memory Repair gives a detailed explanation of the various yield models and calculations, as well as various, practical logic and circuits that are critical for higher yield and reliability. 
  • Presents the first comprehensive reference to reliability and repair techniques for nano-scale memories;
  • Covers both the mathematical foundations and engineering applications of yield and reliability in nano-scale memories;
  • Includes a variety of practical circuits and logic, critical for higher yield and reliability, which have been proven successful during the authors’ extensive experience in developing memories and low-voltage CMOS circuits.
     
     



Caracteristici

Presents the first comprehensive reference to reliability and repair techniques for nano-scale memories Covers both the mathematical foundations and engineering applications of yield and reliability in nano-scale memories Includes a variety of practical circuits and logic, critical for higher yield and reliability, which have been proven successful during the authors’ extensive experience in developing memories and low-voltage CMOS circuits Includes supplementary material: sn.pub/extras