Cantitate/Preț
Produs

Design for Manufacturability and Yield for Nano-Scale CMOS: Integrated Circuits and Systems

Autor Charles Chiang, Jamil Kawa
en Limba Engleză Hardback – 26 iul 2007
Design for Manufacturability and Yield for Nano-Scale CMOS walks the reader through all the aspects of manufacturability and yield in a nano-CMOS process and how to address each aspect at the proper design step starting with the design and layout of standard cells and how to yield-grade libraries for critical area and lithography artifacts through place and route, CMP model based simulation and dummy-fill insertion, mask planning, simulation and manufacturing, and through statistical design and statistical timing closure of the design. It alerts the designer to the pitfalls to watch for and to the good practices that can enhance a design’s manufacturability and yield. This book is a must read book the serious practicing IC designer and an excellent primer for any graduate student intent on having a career in IC design or in EDA tool development.
Citește tot Restrânge

Toate formatele și edițiile

Toate formatele și edițiile Preț Express
Paperback (1) 63534 lei  43-57 zile
  SPRINGER NETHERLANDS – 22 noi 2010 63534 lei  43-57 zile
Hardback (1) 64508 lei  43-57 zile
  SPRINGER NETHERLANDS – 26 iul 2007 64508 lei  43-57 zile

Din seria Integrated Circuits and Systems

Preț: 64508 lei

Preț vechi: 75892 lei
-15% Nou

Puncte Express: 968

Preț estimativ în valută:
12354 12729$ 10349£

Carte tipărită la comandă

Livrare economică 24 februarie-10 martie

Preluare comenzi: 021 569.72.76

Specificații

ISBN-13: 9781402051876
ISBN-10: 1402051875
Pagini: 250
Ilustrații: XXVII, 255 p.
Dimensiuni: 155 x 235 x 18 mm
Greutate: 0.68 kg
Ediția:2007
Editura: SPRINGER NETHERLANDS
Colecția Springer
Seria Integrated Circuits and Systems

Locul publicării:Dordrecht, Netherlands

Public țintă

Research

Cuprins

Random Defects.- Systematic Yield - Lithography.- Systematic Yield - Chemical Mechanical Polishing (CMP).- Variability & Parametric Yield.- Design for Yield.- Yield Prediction.- Conclusions.

Notă biografică

Dr. Charles Chiang is R&D Director of the Advanced Technology Group at Synopsys Inc. in Mountain View, CA, USA

Textul de pe ultima copertă

As we approach the 32 nm CMOS technology node the design and manufacturing communities are dealing with a lithography system that has to print circuit artifacts that are significantly less than half the wavelength of the light source used, with new materials, with tighter pitches, and higher aspect ratio metallurgies. This reality has resulted in three main manufacturability issues that have to be addressed: printability, planarization, and intra-die variability. Addressing in depth the fundamentals impacting those three issues at all the stages of the design process is not a luxury one can ignore. Manufacturability and yield are now one and the same and are no longer a fabrication, packaging, and test concerns; they are the concern of the whole IC community. Yield and manufacturability have to be designed in, and they are everybody’s responsibility.
Design for Manufacturability and Yield for Nano-Scale CMOS walks the reader through all the aspects of manufacturability and yield in a nano-CMOS process and how to address each aspect at the proper design step starting with the design and layout of standard cells and how to yield-grade libraries for critical area and lithography artifacts through place and route, CMP model based simulation and dummy-fill insertion, mask planning, simulation and manufacturing, and through statistical design and statistical timing closure of the design. It alerts the designer to the pitfalls to watch for and to the good practices that can enhance a design’s manufacturability and yield. This book is a must read book the serious practicing IC designer and an excellent primer for any graduate student intent on having a career in IC design or in EDA tool development.

Caracteristici

Addressing a new topic (DFM/DFY) critical at 90 nm and beyond No book available today with comprehensive coverage of this topic Book covers all CAD/CAE aspects of a SOC design flow