Low Power Methodology Manual: For System-on-Chip Design: Integrated Circuits and Systems
Autor David Flynn, Rob Aitken, Alan Gibbons, Kaijian Shien Limba Engleză Paperback – 26 mai 2011
Richard Goering, Software Editor, EE Times
“Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion.”
Sujeeth Joseph, Chief Architect - Semiconductor and Systems Solutions Unit, Wipro Technologies
“The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use to meet the difficulties faced in managing the power issues in deep submicron designs.”
Anil Mankar, Sr VP Worldwide Core Engineering and Chief Development Officer, Conexant Systems Inc.
“Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management.”
Nick Salter, Head of Chip Integration, CSR plc.
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 759.22 lei 6-8 săpt. | |
Springer Us – 26 mai 2011 | 759.22 lei 6-8 săpt. | |
Hardback (1) | 1083.59 lei 6-8 săpt. | |
Springer Us – 31 iul 2007 | 1083.59 lei 6-8 săpt. |
Din seria Integrated Circuits and Systems
- 23% Preț: 927.09 lei
- 15% Preț: 639.37 lei
- 15% Preț: 623.34 lei
- 18% Preț: 1348.77 lei
- 18% Preț: 1178.63 lei
- 18% Preț: 927.07 lei
- 15% Preț: 632.24 lei
- 20% Preț: 959.78 lei
- 18% Preț: 924.77 lei
- 15% Preț: 676.55 lei
- 18% Preț: 923.24 lei
- 18% Preț: 922.94 lei
- 18% Preț: 926.46 lei
- 24% Preț: 805.36 lei
- 20% Preț: 968.75 lei
- 15% Preț: 615.85 lei
- 18% Preț: 921.99 lei
- 20% Preț: 625.20 lei
- 18% Preț: 1192.11 lei
- 24% Preț: 803.79 lei
- 15% Preț: 631.25 lei
- 15% Preț: 617.13 lei
- 18% Preț: 972.57 lei
- 15% Preț: 675.30 lei
- 18% Preț: 914.05 lei
- 15% Preț: 623.02 lei
- 18% Preț: 860.21 lei
- 18% Preț: 919.68 lei
- 18% Preț: 917.27 lei
- 15% Preț: 616.02 lei
- 18% Preț: 917.56 lei
- 18% Preț: 914.05 lei
- 18% Preț: 915.71 lei
- 18% Preț: 925.85 lei
- 15% Preț: 617.13 lei
- 23% Preț: 570.63 lei
- 18% Preț: 925.53 lei
Preț: 759.22 lei
Preț vechi: 925.88 lei
-18% Nou
Puncte Express: 1139
Preț estimativ în valută:
145.29€ • 152.37$ • 121.15£
145.29€ • 152.37$ • 121.15£
Carte tipărită la comandă
Livrare economică 08-22 ianuarie 25
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9781441944184
ISBN-10: 1441944184
Pagini: 320
Ilustrații: XVI, 300 p.
Dimensiuni: 155 x 235 x 17 mm
Greutate: 0.43 kg
Ediția:Softcover reprint of hardcover 1st ed. 2007
Editura: Springer Us
Colecția Springer
Seria Integrated Circuits and Systems
Locul publicării:New York, NY, United States
ISBN-10: 1441944184
Pagini: 320
Ilustrații: XVI, 300 p.
Dimensiuni: 155 x 235 x 17 mm
Greutate: 0.43 kg
Ediția:Softcover reprint of hardcover 1st ed. 2007
Editura: Springer Us
Colecția Springer
Seria Integrated Circuits and Systems
Locul publicării:New York, NY, United States
Public țintă
Professional/practitionerCuprins
Standard Low Power Methods.- Multi-Voltage Design.- Power Gating Overview.- Designing Power Gating.- Architectural Issues for Power Gating.- A Power Gating Example.- IP Design for Low Power.- Frequency and Voltage Scaling Design.- Examples of Voltage and Frequency Scaling Design.- Implementing Multi-Voltage, Power Gated Designs.- Physical Libraries.- Retention Register Design.- Design of the Power Switching Network.
Notă biografică
ABOUT THE AUTHORS:
Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design.
David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology.
Robert Aitken is an ARM R&D Fellow. His areas of responsibility include memory architecture, design for testability and design for manufacturability.
Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design.
Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.
Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design.
David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology.
Robert Aitken is an ARM R&D Fellow. His areas of responsibility include memory architecture, design for testability and design for manufacturability.
Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design.
Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.
Textul de pe ultima copertă
"Tools alone aren't enough to reduce dynamic and leakage power in complex chip designs - a well-planned methodology is needed. Following in the footsteps of the successful Reuse Methodology Manual (RMM), authors from ARM and Synopsys have written this Low Power Methodology Manual (LPMM) to describe [such] [a] low-power methodology with a practical, step-by-step approach."
Richard Goering, Software Editor, EE Times
"Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion."
Sujeeth Joseph, Chief Architect - Semiconductor &
Systems Solutions Unit, Wipro Technologies
"The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use tomeet the difficulties faced in managing the power issues in deep submicron designs"
Anil Mankar, Sr VP Worldwide Core Engineering
and Chief Development Officer, Conexant Systems Inc.
"Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management."
Nick Salter, Head of Chip Integration, CSR plc.
ABOUT THE AUTHORS:
Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design.
David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology.
Robert Aitken is an ARM R&D Fellow. His areas of responsibility includememory architecture, design for testability and design for manufacturability.
Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design.
Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.
Richard Goering, Software Editor, EE Times
"Excellent compendium of low-power techniques and guidelines with balanced content spanning theory and practical implementation. The LPMM is a very welcome addition to the field of low power SoC implementation that has for many years operated in a largely ad-hoc fashion."
Sujeeth Joseph, Chief Architect - Semiconductor &
Systems Solutions Unit, Wipro Technologies
"The LPMM enables broader adoption of aggressive power management techniques based on extensive experience and silicon example with real data that every SOC designer can use tomeet the difficulties faced in managing the power issues in deep submicron designs"
Anil Mankar, Sr VP Worldwide Core Engineering
and Chief Development Officer, Conexant Systems Inc.
"Managing power, at 90nm and below, introduces significant challenges to design flow. The LPMM is a timely and immediately useful book that shows how combination of tools, IP and methodology can be used together to address power management."
Nick Salter, Head of Chip Integration, CSR plc.
ABOUT THE AUTHORS:
Michael Keating is a Synopsys Fellow in the company’s Advanced Technology Group, focusing on IP development methodology, hardware and software design quality and low power design.
David Flynn is an ARM R&D Fellow and has been with the company since 1991, specializing in low power System-on-Chip IP deployment and methodology.
Robert Aitken is an ARM R&D Fellow. His areas of responsibility includememory architecture, design for testability and design for manufacturability.
Alan Gibbons is a Principal Engineer at Synopsys, with a focus on development of advanced methodology and technology for ARM processor-based system design.
Kaijian Shi is a Principal Consultant in the Professional Services Group of Synopsys, specializing in low power design methodology and implementation.
Caracteristici
Provides practical implementation guidelines for the practicing engineer Explains key decisions that need to be made in implementing low power designs, why they were made and what results were obtained in actual silicon Describes test chips and methods jointly developed by Synopsys and ARM Includes supplementary material: sn.pub/extras