Delay Fault Testing for VLSI Circuits: Frontiers in Electronic Testing, cartea 14
Autor Angela Krstic, Kwang-Ting (Tim) Chengen Limba Engleză Hardback – 31 oct 1998
Toate formatele și edițiile | Preț | Express |
---|---|---|
Paperback (1) | 940.39 lei 6-8 săpt. | |
Springer Us – 12 oct 2012 | 940.39 lei 6-8 săpt. | |
Hardback (1) | 946.55 lei 6-8 săpt. | |
Springer Us – 31 oct 1998 | 946.55 lei 6-8 săpt. |
Din seria Frontiers in Electronic Testing
- 15% Preț: 639.25 lei
- 18% Preț: 1110.24 lei
- 18% Preț: 948.47 lei
- 18% Preț: 952.72 lei
- 18% Preț: 944.82 lei
- 18% Preț: 808.75 lei
- 18% Preț: 945.79 lei
- 18% Preț: 1226.24 lei
- 15% Preț: 644.49 lei
- 15% Preț: 649.87 lei
- 18% Preț: 943.07 lei
- 15% Preț: 642.51 lei
- 18% Preț: 948.61 lei
- 18% Preț: 953.65 lei
- 15% Preț: 645.14 lei
- 15% Preț: 644.30 lei
- 18% Preț: 951.29 lei
- 20% Preț: 990.30 lei
- 18% Preț: 968.03 lei
- 18% Preț: 947.35 lei
- 15% Preț: 642.51 lei
- 15% Preț: 646.11 lei
- 15% Preț: 641.85 lei
- 18% Preț: 950.96 lei
Preț: 946.55 lei
Preț vechi: 1154.34 lei
-18% Nou
Puncte Express: 1420
Preț estimativ în valută:
181.17€ • 188.42$ • 151.82£
181.17€ • 188.42$ • 151.82£
Carte tipărită la comandă
Livrare economică 13-27 martie
Preluare comenzi: 021 569.72.76
Specificații
ISBN-13: 9780792382959
ISBN-10: 0792382951
Pagini: 191
Ilustrații: XII, 191 p.
Dimensiuni: 155 x 235 x 13 mm
Greutate: 0.48 kg
Ediția:1998
Editura: Springer Us
Colecția Springer
Seria Frontiers in Electronic Testing
Locul publicării:New York, NY, United States
ISBN-10: 0792382951
Pagini: 191
Ilustrații: XII, 191 p.
Dimensiuni: 155 x 235 x 13 mm
Greutate: 0.48 kg
Ediția:1998
Editura: Springer Us
Colecția Springer
Seria Frontiers in Electronic Testing
Locul publicării:New York, NY, United States
Public țintă
ResearchCuprins
1. Introduction.- 1.1 A Problem of Interest.- 1.2 Overview of the book.- 2. Test Application Schemes for Testing Delay Defects.- 2.1 Combinational Circuits.- 2.2 Sequential Circuits.- 2.3 Testing High Performance Circuits Using Slower Testers.- 2.4 Summary.- 3. Delay Fault Models.- 3.1 Transition Fault Model.- 3.2 Gate Delay Fault Model.- 3.3 Line Delay Fault Model.- 3.4 Path Delay Fault Model.- 3.5 Segment Delay Fault Model.- 3.6 Summary.- 4. Case Studies on Delay Testing.- 4.1 Summary.- 5. Path Delay Fault Classification.- 5.1 Sensitization Criteria.- 5.2 Path Delay Faults that do Not Need Testing.- 5.3 Multiple Path Delay Faults and Primitive Faults.- 5.4 Path Delay Fault Classification for Sequential Circuits.- 5.5 Summary.- 6. Delay Fault Simulation.- 6.1 Transition Fault Simulation.- 6.2 Gate delay fault simulation.- 6.3 Path Delay Fault Simulation.- 6.4 Segment Delay Fault Simulation.- 6.5 Summary.- 7. Test Generation for Path Delay Faults.- 7.1 Robust Tests.- 7.2 High Quality Non-Robust Tests.- 7.3 Validatable Non-Robust Tests.- 7.4 High Quality Functional Sensitizable Tests.- 7.5 Tests for Primitive Faults.- 7.6 Summary.- 8. Design for Delay Fault Testability.- 8.1 Improving The Path Delay Fault Testability by Reducing The Number of Faults.- 8.2 Improving The Path Delay Fault Testability by Increasing Robust Testability of Designs.- 8.3 Improving Path Delay Fault Testability by Increasing Primitive Delay Fault Testability.- 8.4 Summary.- 9. Synthesis for Delay Fault Testability.- 9.1 Synthesis for Robust Delay Fault Testability.- 9.2 Synthesis for Validatable Non-Robust Testable and Delay-Verifiable Circuits.- 9.3 Summary.- 10. Conclusions and Future Work.- References.